blob: 39dc6f933e101f1cc56857aa01664d069db3c710 [file] [log] [blame]
Samuel Hollandb8566642017-08-12 04:07:39 -05001/*
Samuel Hollandac684b92019-10-20 14:18:48 -05002 * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
Samuel Hollandb8566642017-08-12 04:07:39 -05003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Andre Przywara67537762018-10-14 22:13:53 +01007#include <errno.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Samuel Hollandb8566642017-08-12 04:07:39 -05009#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch_helpers.h>
12#include <common/debug.h>
13#include <lib/mmio.h>
14#include <lib/xlat_tables/xlat_tables_v2.h>
15#include <plat/common/platform.h>
16
Samuel Hollandb8566642017-08-12 04:07:39 -050017#include <sunxi_def.h>
Andre Przywara9b490722018-10-14 11:45:41 +010018#include <sunxi_mmap.h>
Andre Przywara456208a2018-10-14 12:02:02 +010019#include <sunxi_private.h>
Samuel Hollandb8566642017-08-12 04:07:39 -050020
Samuel Holland7057b842019-02-17 15:09:11 -060021static const mmap_region_t sunxi_mmap[PLATFORM_MMAP_REGIONS + 1] = {
Samuel Hollandb8566642017-08-12 04:07:39 -050022 MAP_REGION_FLAT(SUNXI_SRAM_BASE, SUNXI_SRAM_SIZE,
Samuel Hollanda4fbdfa2019-10-27 17:30:15 -050023 MT_RW_DATA | MT_SECURE),
Samuel Hollandd002f3b2019-12-29 12:22:55 -060024 MAP_REGION_FLAT(SUNXI_SCP_BASE, SUNXI_SCP_SIZE,
25 MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER),
Samuel Hollandb8566642017-08-12 04:07:39 -050026 MAP_REGION_FLAT(SUNXI_DEV_BASE, SUNXI_DEV_SIZE,
Samuel Hollanda4fbdfa2019-10-27 17:30:15 -050027 MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER),
Andre Przywarab3fddff2018-09-20 21:13:55 +010028 MAP_REGION(SUNXI_DRAM_BASE, SUNXI_DRAM_VIRT_BASE, SUNXI_DRAM_SEC_SIZE,
Samuel Hollanda4fbdfa2019-10-27 17:30:15 -050029 MT_RW_DATA | MT_SECURE),
Samuel Hollandafe21732020-12-13 20:05:11 -060030 MAP_REGION(PRELOADED_BL33_BASE,
Andre Przywarab3fddff2018-09-20 21:13:55 +010031 SUNXI_DRAM_VIRT_BASE + SUNXI_DRAM_SEC_SIZE,
32 SUNXI_DRAM_MAP_SIZE,
Samuel Hollanda4fbdfa2019-10-27 17:30:15 -050033 MT_RO_DATA | MT_NS),
Samuel Hollandb8566642017-08-12 04:07:39 -050034 {},
35};
36
37unsigned int plat_get_syscnt_freq2(void)
38{
39 return SUNXI_OSC24M_CLK_IN_HZ;
40}
41
Samuel Hollandb8566642017-08-12 04:07:39 -050042void sunxi_configure_mmu_el3(int flags)
43{
Samuel Hollandb8566642017-08-12 04:07:39 -050044 mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
45 BL_CODE_END - BL_CODE_BASE,
46 MT_CODE | MT_SECURE);
47 mmap_add_region(BL_RO_DATA_BASE, BL_RO_DATA_BASE,
48 BL_RO_DATA_END - BL_RO_DATA_BASE,
49 MT_RO_DATA | MT_SECURE);
Samuel Hollandf4bfcac2019-10-27 17:21:24 -050050 mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
51 BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
52 MT_DEVICE | MT_RW | MT_SECURE | MT_EXECUTE_NEVER);
53
Samuel Hollandb8566642017-08-12 04:07:39 -050054 mmap_add(sunxi_mmap);
55 init_xlat_tables();
56
57 enable_mmu_el3(0);
58}
Andre Przywarac2366b92018-06-22 00:47:08 +010059
60#define SRAM_VER_REG (SUNXI_SYSCON_BASE + 0x24)
61uint16_t sunxi_read_soc_id(void)
62{
63 uint32_t reg = mmio_read_32(SRAM_VER_REG);
64
65 /* Set bit 15 to prepare for the SOCID read. */
66 mmio_write_32(SRAM_VER_REG, reg | BIT(15));
67
68 reg = mmio_read_32(SRAM_VER_REG);
69
70 /* deactivate the SOCID access again */
71 mmio_write_32(SRAM_VER_REG, reg & ~BIT(15));
72
73 return reg >> 16;
74}
Andre Przywara435464d2018-10-14 12:03:23 +010075
76/*
77 * Configure a given pin to the GPIO-OUT function and sets its level.
78 * The port is given as a capital letter, the pin is the number within
79 * this port group.
80 * So to set pin PC7 to high, use: sunxi_set_gpio_out('C', 7, true);
81 */
82void sunxi_set_gpio_out(char port, int pin, bool level_high)
83{
84 uintptr_t port_base;
85
86 if (port < 'A' || port > 'L')
87 return;
88 if (port == 'L')
89 port_base = SUNXI_R_PIO_BASE;
90 else
91 port_base = SUNXI_PIO_BASE + (port - 'A') * 0x24;
92
93 /* Set the new level first before configuring the pin. */
94 if (level_high)
95 mmio_setbits_32(port_base + 0x10, BIT(pin));
96 else
97 mmio_clrbits_32(port_base + 0x10, BIT(pin));
98
99 /* configure pin as GPIO out (4(3) bits per pin, 1: GPIO out */
100 mmio_clrsetbits_32(port_base + (pin / 8) * 4,
101 0x7 << ((pin % 8) * 4),
102 0x1 << ((pin % 8) * 4));
103}
Andre Przywara67537762018-10-14 22:13:53 +0100104
105int sunxi_init_platform_r_twi(uint16_t socid, bool use_rsb)
106{
107 uint32_t pin_func = 0x77;
108 uint32_t device_bit;
109 unsigned int reset_offset = 0xb0;
110
111 switch (socid) {
112 case SUNXI_SOC_H5:
113 if (use_rsb)
114 return -ENODEV;
115 pin_func = 0x22;
116 device_bit = BIT(6);
117 break;
118 case SUNXI_SOC_H6:
119 if (use_rsb)
120 return -ENODEV;
121 pin_func = 0x33;
122 device_bit = BIT(16);
123 reset_offset = 0x19c;
124 break;
125 case SUNXI_SOC_A64:
126 pin_func = use_rsb ? 0x22 : 0x33;
127 device_bit = use_rsb ? BIT(3) : BIT(6);
128 break;
129 default:
130 INFO("R_I2C/RSB on Allwinner 0x%x SoC not supported\n", socid);
131 return -ENODEV;
132 }
133
134 /* un-gate R_PIO clock */
135 if (socid != SUNXI_SOC_H6)
136 mmio_setbits_32(SUNXI_R_PRCM_BASE + 0x28, BIT(0));
137
138 /* switch pins PL0 and PL1 to the desired function */
139 mmio_clrsetbits_32(SUNXI_R_PIO_BASE + 0x00, 0xffU, pin_func);
140
141 /* level 2 drive strength */
142 mmio_clrsetbits_32(SUNXI_R_PIO_BASE + 0x14, 0x0fU, 0xaU);
143
144 /* set both pins to pull-up */
145 mmio_clrsetbits_32(SUNXI_R_PIO_BASE + 0x1c, 0x0fU, 0x5U);
146
Andre Przywara67537762018-10-14 22:13:53 +0100147 /* un-gate clock */
148 if (socid != SUNXI_SOC_H6)
149 mmio_setbits_32(SUNXI_R_PRCM_BASE + 0x28, device_bit);
150 else
151 mmio_setbits_32(SUNXI_R_PRCM_BASE + 0x19c, device_bit | BIT(0));
152
Samuel Hollandf9da1342019-10-20 14:17:30 -0500153 /* assert, then de-assert reset of I2C/RSB controller */
154 mmio_clrbits_32(SUNXI_R_PRCM_BASE + reset_offset, device_bit);
155 mmio_setbits_32(SUNXI_R_PRCM_BASE + reset_offset, device_bit);
156
Andre Przywara67537762018-10-14 22:13:53 +0100157 return 0;
158}
Andre Przywara9b490722018-10-14 11:45:41 +0100159
160/* This lock synchronises access to the arisc management processor. */
161DEFINE_BAKERY_LOCK(arisc_lock);
162
163/*
164 * Tell the "arisc" SCP core (an OpenRISC core) to execute some code.
165 * We don't have any service running there, so we place some OpenRISC code
166 * in SRAM, put the address of that into the reset vector and release the
167 * arisc reset line. The SCP will execute that code and pull the line up again.
168 */
Samuel Hollandac684b92019-10-20 14:18:48 -0500169void sunxi_execute_arisc_code(uint32_t *code, size_t size, uint16_t param)
Andre Przywara9b490722018-10-14 11:45:41 +0100170{
Samuel Holland38d98de2019-02-17 15:10:36 -0600171 uintptr_t arisc_reset_vec = SUNXI_SRAM_A2_BASE + 0x100;
Andre Przywara9b490722018-10-14 11:45:41 +0100172
173 do {
174 bakery_lock_get(&arisc_lock);
175 /* Wait until the arisc is in reset state. */
176 if (!(mmio_read_32(SUNXI_R_CPUCFG_BASE) & BIT(0)))
177 break;
178
179 bakery_lock_release(&arisc_lock);
180 } while (1);
181
182 /* Patch up the code to feed in an input parameter. */
Samuel Hollandac684b92019-10-20 14:18:48 -0500183 code[0] = (code[0] & ~0xffff) | param;
Andre Przywara9b490722018-10-14 11:45:41 +0100184 clean_dcache_range((uintptr_t)code, size);
185
186 /*
187 * The OpenRISC unconditional branch has opcode 0, the branch offset
188 * is in the lower 26 bits, containing the distance to the target,
189 * in instruction granularity (32 bits).
190 */
191 mmio_write_32(arisc_reset_vec, ((uintptr_t)code - arisc_reset_vec) / 4);
192 clean_dcache_range(arisc_reset_vec, 4);
193
194 /* De-assert the arisc reset line to let it run. */
195 mmio_setbits_32(SUNXI_R_CPUCFG_BASE, BIT(0));
196
197 /*
198 * We release the lock here, although the arisc is still busy.
199 * But as long as it runs, the reset line is high, so other users
200 * won't leave the loop above.
201 * Once it has finished, the code is supposed to clear the reset line,
202 * to signal this to other users.
203 */
204 bakery_lock_release(&arisc_lock);
205}