blob: 0708de6893f2be0136e01302de4edac84454a6b4 [file] [log] [blame]
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01001/*
Varun Wadekar5dc9e9c2020-05-16 20:59:30 -07002 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef EL3_COMMON_MACROS_S
8#define EL3_COMMON_MACROS_S
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01009
10#include <arch.h>
11#include <asm_macros.S>
Varun Wadekar5dc9e9c2020-05-16 20:59:30 -070012#include <lib/xlat_tables/xlat_tables_defs.h>
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010013
14 /*
15 * Helper macro to initialise EL3 registers we care about.
16 */
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000017 .macro el3_arch_init_common
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010018 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010019 * SCTLR_EL3 has already been initialised - read current value before
20 * modifying.
21 *
22 * SCTLR_EL3.I: Enable the instruction cache.
23 *
Qixiang Xu3cc39172018-03-05 09:31:11 +080024 * SCTLR_EL3.SA: Enable Stack Alignment check. A SP alignment fault
David Cunadofee86532017-04-13 22:38:29 +010025 * exception is generated if a load or store instruction executed at
26 * EL3 uses the SP as the base address and the SP is not aligned to a
27 * 16-byte boundary.
28 *
29 * SCTLR_EL3.A: Enable Alignment fault checking. All instructions that
30 * load or store one or more registers have an alignment check that the
31 * address being accessed is aligned to the size of the data element(s)
32 * being accessed.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010033 * ---------------------------------------------------------------------
34 */
35 mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
36 mrs x0, sctlr_el3
37 orr x0, x0, x1
38 msr sctlr_el3, x0
39 isb
40
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090041#ifdef IMAGE_BL31
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010042 /* ---------------------------------------------------------------------
43 * Initialise the per-cpu cache pointer to the CPU.
44 * This is done early to enable crash reporting to have access to crash
45 * stack. Since crash reporting depends on cpu_data to report the
46 * unhandled exception, not doing so can lead to recursive exceptions
47 * due to a NULL TPIDR_EL3.
48 * ---------------------------------------------------------------------
49 */
50 bl init_cpu_data_ptr
51#endif /* IMAGE_BL31 */
52
53 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010054 * Initialise SCR_EL3, setting all fields rather than relying on hw.
55 * All fields are architecturally UNKNOWN on reset. The following fields
56 * do not change during the TF lifetime. The remaining fields are set to
57 * zero here but are updated ahead of transitioning to a lower EL in the
58 * function cm_init_context_common().
59 *
60 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
61 * EL2, EL1 and EL0 are not trapped to EL3.
62 *
63 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
64 * EL2, EL1 and EL0 are not trapped to EL3.
65 *
66 * SCR_EL3.SIF: Set to one to disable instruction fetches from
67 * Non-secure memory.
68 *
69 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
70 * both Security states and both Execution states.
71 *
72 * SCR_EL3.EA: Set to one to route External Aborts and SError Interrupts
73 * to EL3 when executing at any EL.
Jeenu Viswambharancbad6612018-08-15 14:29:29 +010074 *
75 * SCR_EL3.{API,APK}: For Armv8.3 pointer authentication feature,
76 * disable traps to EL3 when accessing key registers or using pointer
77 * authentication instructions from lower ELs.
Gerald Lejeune632d6df2016-03-22 09:29:23 +010078 * ---------------------------------------------------------------------
79 */
Antonio Nino Diaz594811b2019-01-31 11:58:00 +000080 mov_imm x0, ((SCR_RESET_VAL | SCR_EA_BIT | SCR_SIF_BIT) \
David Cunadofee86532017-04-13 22:38:29 +010081 & ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT))
Antonio Nino Diaz594811b2019-01-31 11:58:00 +000082#if CTX_INCLUDE_PAUTH_REGS
83 /*
84 * If the pointer authentication registers are saved during world
85 * switches, enable pointer authentication everywhere, as it is safe to
86 * do so.
87 */
88 orr x0, x0, #(SCR_API_BIT | SCR_APK_BIT)
89#endif
Gerald Lejeune632d6df2016-03-22 09:29:23 +010090 msr scr_el3, x0
David Cunado5f55e282016-10-31 17:37:34 +000091
92 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010093 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
94 * Some fields are architecturally UNKNOWN on reset.
95 *
96 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
97 * Debug exceptions, other than Breakpoint Instruction exceptions, are
98 * disabled from all ELs in Secure state.
99 *
100 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
101 * privileged debug from S-EL1.
102 *
103 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
104 * access to the powerdown debug registers do not trap to EL3.
105 *
106 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
107 * debug registers, other than those registers that are controlled by
108 * MDCR_EL3.TDOSA.
109 *
110 * MDCR_EL3.TPM: Set to zero so that EL0, EL1, and EL2 System register
111 * accesses to all Performance Monitors registers do not trap to EL3.
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000112 *
113 * MDCR_EL3.SCCD: Set to one so that cycle counting by PMCCNTR_EL0 is
114 * prohibited in Secure state. This bit is RES0 in versions of the
115 * architecture earlier than ARMv8.5, setting it to 1 doesn't have any
116 * effect on them.
Petre-Ionut Tudoradd24a42019-10-03 17:09:08 +0100117 *
118 * MDCR_EL3.SPME: Set to zero so that event counting by the programmable
119 * counters PMEVCNTR<n>_EL0 is prohibited in Secure state. If ARMv8.2
120 * Debug is not implemented this bit does not have any effect on the
121 * counters unless there is support for the implementation defined
122 * authentication interface ExternalSecureNoninvasiveDebugEnabled().
David Cunado5f55e282016-10-31 17:37:34 +0000123 * ---------------------------------------------------------------------
124 */
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000125 mov_imm x0, ((MDCR_EL3_RESET_VAL | MDCR_SDD_BIT | \
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100126 MDCR_SPD32(MDCR_SPD32_DISABLE) | MDCR_SCCD_BIT) & \
Petre-Ionut Tudoradd24a42019-10-03 17:09:08 +0100127 ~(MDCR_SPME_BIT | MDCR_TDOSA_BIT | MDCR_TDA_BIT | \
128 MDCR_TPM_BIT))
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000129
dp-arm595d0d52017-02-08 11:51:50 +0000130 msr mdcr_el3, x0
David Cunado5f55e282016-10-31 17:37:34 +0000131
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100132 /* ---------------------------------------------------------------------
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100133 * Initialise PMCR_EL0 setting all fields rather than relying
134 * on hw. Some fields are architecturally UNKNOWN on reset.
135 *
136 * PMCR_EL0.LP: Set to one so that event counter overflow, that
137 * is recorded in PMOVSCLR_EL0[0-30], occurs on the increment
138 * that changes PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU
139 * is implemented. This bit is RES0 in versions of the architecture
140 * earlier than ARMv8.5, setting it to 1 doesn't have any effect
141 * on them.
142 *
143 * PMCR_EL0.LC: Set to one so that cycle counter overflow, that
144 * is recorded in PMOVSCLR_EL0[31], occurs on the increment
145 * that changes PMCCNTR_EL0[63] from 1 to 0.
146 *
147 * PMCR_EL0.DP: Set to one so that the cycle counter,
148 * PMCCNTR_EL0 does not count when event counting is prohibited.
149 *
150 * PMCR_EL0.X: Set to zero to disable export of events.
151 *
152 * PMCR_EL0.D: Set to zero so that, when enabled, PMCCNTR_EL0
153 * counts on every clock cycle.
154 * ---------------------------------------------------------------------
155 */
156 mov_imm x0, ((PMCR_EL0_RESET_VAL | PMCR_EL0_LP_BIT | \
157 PMCR_EL0_LC_BIT | PMCR_EL0_DP_BIT) & \
158 ~(PMCR_EL0_X_BIT | PMCR_EL0_D_BIT))
159
160 msr pmcr_el0, x0
161
162 /* ---------------------------------------------------------------------
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100163 * Enable External Aborts and SError Interrupts now that the exception
164 * vectors have been setup.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100165 * ---------------------------------------------------------------------
166 */
167 msr daifclr, #DAIF_ABT_BIT
168
169 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +0100170 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
171 * All fields are architecturally UNKNOWN on reset.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100172 *
David Cunadofee86532017-04-13 22:38:29 +0100173 * CPTR_EL3.TCPAC: Set to zero so that any accesses to CPACR_EL1,
174 * CPTR_EL2, CPACR, or HCPTR do not trap to EL3.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100175 *
David Cunadofee86532017-04-13 22:38:29 +0100176 * CPTR_EL3.TTA: Set to zero so that System register accesses to the
177 * trace registers do not trap to EL3.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100178 *
David Cunadoce88eee2017-10-20 11:30:57 +0100179 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
180 * by Advanced SIMD, floating-point or SVE instructions (if implemented)
181 * do not trap to EL3.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100182 */
David Cunadofee86532017-04-13 22:38:29 +0100183 mov_imm x0, (CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TTA_BIT | TFP_BIT))
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100184 msr cptr_el3, x0
Sathees Balya0911df12018-12-06 13:33:24 +0000185
186 /*
187 * If Data Independent Timing (DIT) functionality is implemented,
188 * always enable DIT in EL3
189 */
190 mrs x0, id_aa64pfr0_el1
191 ubfx x0, x0, #ID_AA64PFR0_DIT_SHIFT, #ID_AA64PFR0_DIT_LENGTH
192 cmp x0, #ID_AA64PFR0_DIT_SUPPORTED
193 bne 1f
194 mov x0, #DIT_BIT
195 msr DIT, x0
1961:
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100197 .endm
198
199/* -----------------------------------------------------------------------------
200 * This is the super set of actions that need to be performed during a cold boot
Juan Castillo7d199412015-12-14 09:35:25 +0000201 * or a warm boot in EL3. This code is shared by BL1 and BL31.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100202 *
203 * This macro will always perform reset handling, architectural initialisations
204 * and stack setup. The rest of the actions are optional because they might not
205 * be needed, depending on the context in which this macro is called. This is
206 * why this macro is parameterised ; each parameter allows to enable/disable
207 * some actions.
208 *
David Cunadofee86532017-04-13 22:38:29 +0100209 * _init_sctlr:
210 * Whether the macro needs to initialise SCTLR_EL3, including configuring
211 * the endianness of data accesses.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100212 *
213 * _warm_boot_mailbox:
214 * Whether the macro needs to detect the type of boot (cold/warm). The
215 * detection is based on the platform entrypoint address : if it is zero
216 * then it is a cold boot, otherwise it is a warm boot. In the latter case,
217 * this macro jumps on the platform entrypoint address.
218 *
219 * _secondary_cold_boot:
220 * Whether the macro needs to identify the CPU that is calling it: primary
221 * CPU or secondary CPU. The primary CPU will be allowed to carry on with
222 * the platform initialisations, while the secondaries will be put in a
223 * platform-specific state in the meantime.
224 *
225 * If the caller knows this macro will only be called by the primary CPU
226 * then this parameter can be defined to 0 to skip this step.
227 *
228 * _init_memory:
229 * Whether the macro needs to initialise the memory.
230 *
231 * _init_c_runtime:
232 * Whether the macro needs to initialise the C runtime environment.
233 *
234 * _exception_vectors:
235 * Address of the exception vectors to program in the VBAR_EL3 register.
Manish Pandeyc8257682019-11-26 11:34:17 +0000236 *
237 * _pie_fixup_size:
238 * Size of memory region to fixup Global Descriptor Table (GDT).
239 *
240 * A non-zero value is expected when firmware needs GDT to be fixed-up.
241 *
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100242 * -----------------------------------------------------------------------------
243 */
244 .macro el3_entrypoint_common \
David Cunadofee86532017-04-13 22:38:29 +0100245 _init_sctlr, _warm_boot_mailbox, _secondary_cold_boot, \
Manish Pandeyc8257682019-11-26 11:34:17 +0000246 _init_memory, _init_c_runtime, _exception_vectors, \
247 _pie_fixup_size
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100248
David Cunadofee86532017-04-13 22:38:29 +0100249 .if \_init_sctlr
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100250 /* -------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +0100251 * This is the initialisation of SCTLR_EL3 and so must ensure
252 * that all fields are explicitly set rather than relying on hw.
253 * Some fields reset to an IMPLEMENTATION DEFINED value and
254 * others are architecturally UNKNOWN on reset.
255 *
256 * SCTLR.EE: Set the CPU endianness before doing anything that
257 * might involve memory reads or writes. Set to zero to select
258 * Little Endian.
259 *
260 * SCTLR_EL3.WXN: For the EL3 translation regime, this field can
261 * force all memory regions that are writeable to be treated as
262 * XN (Execute-never). Set to zero so that this control has no
263 * effect on memory access permissions.
264 *
Qixiang Xu3cc39172018-03-05 09:31:11 +0800265 * SCTLR_EL3.SA: Set to zero to disable Stack Alignment check.
David Cunadofee86532017-04-13 22:38:29 +0100266 *
267 * SCTLR_EL3.A: Set to zero to disable Alignment fault checking.
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000268 *
269 * SCTLR.DSSBS: Set to zero to disable speculation store bypass
270 * safe behaviour upon exception entry to EL3.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100271 * -------------------------------------------------------------
272 */
David Cunadofee86532017-04-13 22:38:29 +0100273 mov_imm x0, (SCTLR_RESET_VAL & ~(SCTLR_EE_BIT | SCTLR_WXN_BIT \
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000274 | SCTLR_SA_BIT | SCTLR_A_BIT | SCTLR_DSSBS_BIT))
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100275 msr sctlr_el3, x0
276 isb
David Cunadofee86532017-04-13 22:38:29 +0100277 .endif /* _init_sctlr */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100278
279 .if \_warm_boot_mailbox
280 /* -------------------------------------------------------------
281 * This code will be executed for both warm and cold resets.
282 * Now is the time to distinguish between the two.
283 * Query the platform entrypoint address and if it is not zero
284 * then it means it is a warm boot so jump to this address.
285 * -------------------------------------------------------------
286 */
Soby Mathew3700a922015-07-13 11:21:11 +0100287 bl plat_get_my_entrypoint
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100288 cbz x0, do_cold_boot
289 br x0
290
291 do_cold_boot:
292 .endif /* _warm_boot_mailbox */
293
Manish Pandeyc8257682019-11-26 11:34:17 +0000294 .if \_pie_fixup_size
295#if ENABLE_PIE
296 /*
297 * ------------------------------------------------------------
298 * If PIE is enabled fixup the Global descriptor Table only
299 * once during primary core cold boot path.
300 *
301 * Compile time base address, required for fixup, is calculated
302 * using "pie_fixup" label present within first page.
303 * ------------------------------------------------------------
304 */
305 pie_fixup:
306 ldr x0, =pie_fixup
307 and x0, x0, #~(PAGE_SIZE - 1)
308 mov_imm x1, \_pie_fixup_size
309 add x1, x1, x0
310 bl fixup_gdt_reloc
311#endif /* ENABLE_PIE */
312 .endif /* _pie_fixup_size */
313
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000314 /* ---------------------------------------------------------------------
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000315 * Set the exception vectors.
316 * ---------------------------------------------------------------------
317 */
318 adr x0, \_exception_vectors
319 msr vbar_el3, x0
320 isb
321
322 /* ---------------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000323 * It is a cold boot.
324 * Perform any processor specific actions upon reset e.g. cache, TLB
325 * invalidations etc.
326 * ---------------------------------------------------------------------
327 */
328 bl reset_handler
329
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000330 el3_arch_init_common
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000331
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100332 .if \_secondary_cold_boot
333 /* -------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000334 * Check if this is a primary or secondary CPU cold boot.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100335 * The primary CPU will set up the platform while the
336 * secondaries are placed in a platform-specific state until the
337 * primary CPU performs the necessary actions to bring them out
338 * of that state and allows entry into the OS.
339 * -------------------------------------------------------------
340 */
Soby Mathew3700a922015-07-13 11:21:11 +0100341 bl plat_is_my_cpu_primary
Soby Matheweb3bbf12015-06-08 12:32:50 +0100342 cbnz w0, do_primary_cold_boot
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100343
344 /* This is a cold boot on a secondary CPU */
345 bl plat_secondary_cold_boot_setup
346 /* plat_secondary_cold_boot_setup() is not supposed to return */
Antonio Nino Diaz1f21bcf2016-02-01 13:57:25 +0000347 bl el3_panic
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100348
349 do_primary_cold_boot:
350 .endif /* _secondary_cold_boot */
351
352 /* ---------------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000353 * Initialize memory now. Secondary CPU initialization won't get to this
354 * point.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100355 * ---------------------------------------------------------------------
356 */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100357
358 .if \_init_memory
359 bl platform_mem_init
360 .endif /* _init_memory */
361
362 /* ---------------------------------------------------------------------
363 * Init C runtime environment:
364 * - Zero-initialise the NOBITS sections. There are 2 of them:
365 * - the .bss section;
366 * - the coherent memory section (if any).
367 * - Relocate the data section from ROM to RAM, if required.
368 * ---------------------------------------------------------------------
369 */
370 .if \_init_c_runtime
Hadi Asyrafi461f8f42019-08-20 15:33:27 +0800371#if defined(IMAGE_BL31) || (defined(IMAGE_BL2) && BL2_AT_EL3 && BL2_INV_DCACHE)
Achin Guptae9c4a642015-09-11 16:03:13 +0100372 /* -------------------------------------------------------------
373 * Invalidate the RW memory used by the BL31 image. This
374 * includes the data and NOBITS sections. This is done to
375 * safeguard against possible corruption of this memory by
376 * dirty cache lines in a system cache as a result of use by
377 * an earlier boot loader stage.
378 * -------------------------------------------------------------
379 */
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100380 adrp x0, __RW_START__
381 add x0, x0, :lo12:__RW_START__
382 adrp x1, __RW_END__
383 add x1, x1, :lo12:__RW_END__
Achin Guptae9c4a642015-09-11 16:03:13 +0100384 sub x1, x1, x0
385 bl inv_dcache_range
Samuel Holland31a14e12018-10-17 21:40:18 -0500386#if defined(IMAGE_BL31) && SEPARATE_NOBITS_REGION
387 adrp x0, __NOBITS_START__
388 add x0, x0, :lo12:__NOBITS_START__
389 adrp x1, __NOBITS_END__
390 add x1, x1, :lo12:__NOBITS_END__
391 sub x1, x1, x0
392 bl inv_dcache_range
393#endif
Roberto Vargase0e99462017-10-30 14:43:43 +0000394#endif
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100395 adrp x0, __BSS_START__
396 add x0, x0, :lo12:__BSS_START__
Achin Guptae9c4a642015-09-11 16:03:13 +0100397
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100398 adrp x1, __BSS_END__
399 add x1, x1, :lo12:__BSS_END__
400 sub x1, x1, x0
Douglas Raillard21362a92016-12-02 13:51:54 +0000401 bl zeromem
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100402
403#if USE_COHERENT_MEM
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100404 adrp x0, __COHERENT_RAM_START__
405 add x0, x0, :lo12:__COHERENT_RAM_START__
406 adrp x1, __COHERENT_RAM_END_UNALIGNED__
407 add x1, x1, :lo12: __COHERENT_RAM_END_UNALIGNED__
408 sub x1, x1, x0
Douglas Raillard21362a92016-12-02 13:51:54 +0000409 bl zeromem
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100410#endif
411
Lionel Debieved2f21b82019-05-27 09:32:00 +0200412#if defined(IMAGE_BL1) || (defined(IMAGE_BL2) && BL2_AT_EL3 && BL2_IN_XIP_MEM)
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100413 adrp x0, __DATA_RAM_START__
414 add x0, x0, :lo12:__DATA_RAM_START__
415 adrp x1, __DATA_ROM_START__
416 add x1, x1, :lo12:__DATA_ROM_START__
417 adrp x2, __DATA_RAM_END__
418 add x2, x2, :lo12:__DATA_RAM_END__
419 sub x2, x2, x0
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100420 bl memcpy16
421#endif
422 .endif /* _init_c_runtime */
423
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100424 /* ---------------------------------------------------------------------
425 * Use SP_EL0 for the C runtime stack.
426 * ---------------------------------------------------------------------
427 */
428 msr spsel, #0
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100429
430 /* ---------------------------------------------------------------------
431 * Allocate a stack whose memory will be marked as Normal-IS-WBWA when
432 * the MMU is enabled. There is no risk of reading stale stack memory
433 * after enabling the MMU as only the primary CPU is running at the
434 * moment.
435 * ---------------------------------------------------------------------
436 */
Soby Mathew3700a922015-07-13 11:21:11 +0100437 bl plat_set_my_stack
Douglas Raillard306593d2017-02-24 18:14:15 +0000438
439#if STACK_PROTECTOR_ENABLED
440 .if \_init_c_runtime
441 bl update_stack_protector_canary
442 .endif /* _init_c_runtime */
443#endif
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100444 .endm
445
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000446#endif /* EL3_COMMON_MACROS_S */