blob: 222c6a7fdf03323caf6a9d957e417f7e1ddfc995 [file] [log] [blame]
Dan Handley610e7e12018-03-01 18:44:00 +00001Arm CPU Specific Build Macros
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002=============================
3
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
10This document describes the various build options present in the CPU specific
11operations framework to enable errata workarounds and to enable optimizations
12for a specific CPU on a platform.
13
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000014Security Vulnerability Workarounds
15----------------------------------
16
Dan Handley610e7e12018-03-01 18:44:00 +000017TF-A exports a series of build flags which control which security
18vulnerability workarounds should be applied at runtime.
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000019
20- ``WORKAROUND_CVE_2017_5715``: Enables the security workaround for
Dimitris Papastamos6d1f4992018-03-28 12:06:40 +010021 `CVE-2017-5715`_. This flag can be set to 0 by the platform if none
22 of the PEs in the system need the workaround. Setting this flag to 0 provides
23 no performance benefit for non-affected platforms, it just helps to comply
24 with the recommendation in the spec regarding workaround discovery.
25 Defaults to 1.
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000026
Dimitris Papastamose6625ec2018-04-05 14:38:26 +010027- ``WORKAROUND_CVE_2018_3639``: Enables the security workaround for
28 `CVE-2018-3639`_. Defaults to 1. The TF-A project recommends to keep
29 the default value of 1 even on platforms that are unaffected by
30 CVE-2018-3639, in order to comply with the recommendation in the spec
31 regarding workaround discovery.
32
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +010033- ``DYNAMIC_WORKAROUND_CVE_2018_3639``: Enables dynamic mitigation for
34 `CVE-2018-3639`_. This build option should be set to 1 if the target
35 platform contains at least 1 CPU that requires dynamic mitigation.
36 Defaults to 0.
37
Douglas Raillardd7c21b72017-06-28 15:23:03 +010038CPU Errata Workarounds
39----------------------
40
Dan Handley610e7e12018-03-01 18:44:00 +000041TF-A exports a series of build flags which control the errata workarounds that
42are applied to each CPU by the reset handler. The errata details can be found
43in the CPU specific errata documents published by Arm:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010044
45- `Cortex-A53 MPCore Software Developers Errata Notice`_
46- `Cortex-A57 MPCore Software Developers Errata Notice`_
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +010047- `Cortex-A72 MPCore Software Developers Errata Notice`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +010048
49The errata workarounds are implemented for a particular revision or a set of
50processor revisions. This is checked by the reset handler at runtime. Each
51errata workaround is identified by its ``ID`` as specified in the processor's
52errata notice document. The format of the define used to enable/disable the
53errata workaround is ``ERRATA_<Processor name>_<ID>``, where the ``Processor name``
54is for example ``A57`` for the ``Cortex_A57`` CPU.
55
56Refer to the section *CPU errata status reporting* in
Eleanor Bonnici0c9bd272017-08-02 16:35:04 +010057`Firmware Design guide`_ for information on how to write errata workaround
58functions.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010059
60All workarounds are disabled by default. The platform is responsible for
61enabling these workarounds according to its requirement by defining the
62errata workaround build flags in the platform specific makefile. In case
63these workarounds are enabled for the wrong CPU revision then the errata
64workaround is not applied. In the DEBUG build, this is indicated by
65printing a warning to the crash console.
66
67In the current implementation, a platform which has more than 1 variant
68with different revisions of a processor has no runtime mechanism available
69for it to specify which errata workarounds should be enabled or not.
70
John Tsichritzis4daa1de2018-07-23 09:11:59 +010071The value of the build flags is 0 by default, that is, disabled. A value of 1
72will enable it.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010073
Joel Hutton26d16762019-04-10 12:52:52 +010074For Cortex-A9, the following errata build flags are defined :
75
76- ``ERRATA_A9_794073``: This applies errata 794073 workaround to Cortex-A15
77 CPU. This needs to be enabled for all revisions of the CPU.
78
Ambroise Vincentd4a51eb2019-03-04 16:56:26 +000079For Cortex-A15, the following errata build flags are defined :
80
81- ``ERRATA_A15_816470``: This applies errata 816470 workaround to Cortex-A15
82 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
83
Ambroise Vincent68b38122019-03-05 09:54:21 +000084- ``ERRATA_A15_827671``: This applies errata 827671 workaround to Cortex-A15
85 CPU. This needs to be enabled only for revision >= r3p0 of the CPU.
86
Ambroise Vincent8cf9eef2019-02-28 16:23:53 +000087For Cortex-A17, the following errata build flags are defined :
88
89- ``ERRATA_A17_852421``: This applies errata 852421 workaround to Cortex-A17
90 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
91
Ambroise Vincentfa5c9512019-03-04 13:20:56 +000092- ``ERRATA_A17_852423``: This applies errata 852423 workaround to Cortex-A17
93 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
94
John Tsichritzis4daa1de2018-07-23 09:11:59 +010095For Cortex-A53, the following errata build flags are defined :
Douglas Raillardd7c21b72017-06-28 15:23:03 +010096
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +000097- ``ERRATA_A53_819472``: This applies errata 819472 workaround to all
98 CPUs. This needs to be enabled only for revision <= r0p1 of Cortex-A53.
99
100- ``ERRATA_A53_824069``: This applies errata 824069 workaround to all
101 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
102
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100103- ``ERRATA_A53_826319``: This applies errata 826319 workaround to Cortex-A53
104 CPU. This needs to be enabled only for revision <= r0p2 of the CPU.
105
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000106- ``ERRATA_A53_827319``: This applies errata 827319 workaround to all
107 CPUs. This needs to be enabled only for revision <= r0p2 of Cortex-A53.
108
Douglas Raillardb52353a2017-07-17 14:14:52 +0100109- ``ERRATA_A53_835769``: This applies erratum 835769 workaround at compile and
110 link time to Cortex-A53 CPU. This needs to be enabled for some variants of
111 revision <= r0p4. This workaround can lead the linker to create ``*.stub``
112 sections.
113
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100114- ``ERRATA_A53_836870``: This applies errata 836870 workaround to Cortex-A53
115 CPU. This needs to be enabled only for revision <= r0p3 of the CPU. From
116 r0p4 and onwards, this errata is enabled by default in hardware.
117
Douglas Raillardb52353a2017-07-17 14:14:52 +0100118- ``ERRATA_A53_843419``: This applies erratum 843419 workaround at link time
119 to Cortex-A53 CPU. This needs to be enabled for some variants of revision
120 <= r0p4. This workaround can lead the linker to emit ``*.stub`` sections
121 which are 4kB aligned.
122
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100123- ``ERRATA_A53_855873``: This applies errata 855873 workaround to Cortex-A53
124 CPUs. Though the erratum is present in every revision of the CPU,
125 this workaround is only applied to CPUs from r0p3 onwards, which feature
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100126 a chicken bit in CPUACTLR_EL1 to enable a hardware workaround.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100127 Earlier revisions of the CPU have other errata which require the same
128 workaround in software, so they should be covered anyway.
129
Ambroise Vincent7927fa02019-02-21 16:20:43 +0000130For Cortex-A55, the following errata build flags are defined :
131
132- ``ERRATA_A55_768277``: This applies errata 768277 workaround to Cortex-A55
133 CPU. This needs to be enabled only for revision r0p0 of the CPU.
134
Ambroise Vincent6f319602019-02-21 16:25:37 +0000135- ``ERRATA_A55_778703``: This applies errata 778703 workaround to Cortex-A55
136 CPU. This needs to be enabled only for revision r0p0 of the CPU.
137
Ambroise Vincent6a77f052019-02-21 16:27:34 +0000138- ``ERRATA_A55_798797``: This applies errata 798797 workaround to Cortex-A55
139 CPU. This needs to be enabled only for revision r0p0 of the CPU.
140
Ambroise Vincentdd961f72019-02-21 16:29:16 +0000141- ``ERRATA_A55_846532``: This applies errata 846532 workaround to Cortex-A55
142 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
143
Ambroise Vincenta1d64462019-02-21 16:29:50 +0000144- ``ERRATA_A55_903758``: This applies errata 903758 workaround to Cortex-A55
145 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
146
John Tsichritzis4daa1de2018-07-23 09:11:59 +0100147For Cortex-A57, the following errata build flags are defined :
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100148
149- ``ERRATA_A57_806969``: This applies errata 806969 workaround to Cortex-A57
150 CPU. This needs to be enabled only for revision r0p0 of the CPU.
151
152- ``ERRATA_A57_813419``: This applies errata 813419 workaround to Cortex-A57
153 CPU. This needs to be enabled only for revision r0p0 of the CPU.
154
155- ``ERRATA_A57_813420``: This applies errata 813420 workaround to Cortex-A57
156 CPU. This needs to be enabled only for revision r0p0 of the CPU.
157
Ambroise Vincent1b0db762019-02-21 16:35:07 +0000158- ``ERRATA_A57_814670``: This applies errata 814670 workaround to Cortex-A57
159 CPU. This needs to be enabled only for revision r0p0 of the CPU.
160
Ambroise Vincentaa2c0292019-02-21 16:35:49 +0000161- ``ERRATA_A57_817169``: This applies errata 817169 workaround to Cortex-A57
162 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
163
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100164- ``ERRATA_A57_826974``: This applies errata 826974 workaround to Cortex-A57
165 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
166
167- ``ERRATA_A57_826977``: This applies errata 826977 workaround to Cortex-A57
168 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
169
170- ``ERRATA_A57_828024``: This applies errata 828024 workaround to Cortex-A57
171 CPU. This needs to be enabled only for revision <= r1p1 of the CPU.
172
173- ``ERRATA_A57_829520``: This applies errata 829520 workaround to Cortex-A57
174 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
175
176- ``ERRATA_A57_833471``: This applies errata 833471 workaround to Cortex-A57
177 CPU. This needs to be enabled only for revision <= r1p2 of the CPU.
178
Eleanor Bonnici0c9bd272017-08-02 16:35:04 +0100179- ``ERRATA_A57_859972``: This applies errata 859972 workaround to Cortex-A57
180 CPU. This needs to be enabled only for revision <= r1p3 of the CPU.
181
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100182
John Tsichritzis4daa1de2018-07-23 09:11:59 +0100183For Cortex-A72, the following errata build flags are defined :
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100184
185- ``ERRATA_A72_859971``: This applies errata 859971 workaround to Cortex-A72
186 CPU. This needs to be enabled only for revision <= r0p3 of the CPU.
187
Louis Mayencourt4405de62019-02-21 16:38:16 +0000188For Cortex-A73, the following errata build flags are defined :
189
Louis Mayencourtd69722c2019-02-27 14:24:16 +0000190- ``ERRATA_A73_852427``: This applies errata 852427 workaround to Cortex-A73
191 CPU. This needs to be enabled only for revision r0p0 of the CPU.
192
Louis Mayencourt4405de62019-02-21 16:38:16 +0000193- ``ERRATA_A73_855423``: This applies errata 855423 workaround to Cortex-A73
194 CPU. This needs to be enabled only for revision <= r0p1 of the CPU.
195
Louis Mayencourt78a0aed2019-02-20 12:11:41 +0000196For Cortex-A75, the following errata build flags are defined :
197
198- ``ERRATA_A75_764081``: This applies errata 764081 workaround to Cortex-A75
199 CPU. This needs to be enabled only for revision r0p0 of the CPU.
200
Louis Mayencourt8d868702019-02-25 14:57:57 +0000201- ``ERRATA_A75_790748``: This applies errata 790748 workaround to Cortex-A75
202 CPU. This needs to be enabled only for revision r0p0 of the CPU.
203
Louis Mayencourt09924472019-02-21 17:35:07 +0000204For Cortex-A76, the following errata build flags are defined :
205
Louis Mayencourt59fa2182019-02-25 15:17:44 +0000206- ``ERRATA_A76_1073348``: This applies errata 1073348 workaround to Cortex-A76
207 CPU. This needs to be enabled only for revision <= r1p0 of the CPU.
208
Louis Mayencourt09924472019-02-21 17:35:07 +0000209- ``ERRATA_A76_1130799``: This applies errata 1130799 workaround to Cortex-A76
210 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
211
Louis Mayencourtadda9d42019-02-25 11:37:38 +0000212- ``ERRATA_A76_1220197``: This applies errata 1220197 workaround to Cortex-A76
213 CPU. This needs to be enabled only for revision <= r2p0 of the CPU.
214
John Tsichritzis4daa1de2018-07-23 09:11:59 +0100215DSU Errata Workarounds
216----------------------
217
218Similar to CPU errata, TF-A also implements workarounds for DSU (DynamIQ
219Shared Unit) errata. The DSU errata details can be found in the respective Arm
220documentation:
221
222- `Arm DSU Software Developers Errata Notice`_.
223
224Each erratum is identified by an ``ID``, as defined in the DSU errata notice
225document. Thus, the build flags which enable/disable the errata workarounds
226have the format ``ERRATA_DSU_<ID>``. The implementation and application logic
227of DSU errata workarounds are similar to `CPU errata workarounds`_.
228
229For DSU errata, the following build flags are defined:
230
231- ``ERRATA_DSU_936184``: This applies errata 936184 workaround for the
232 affected DSU configurations. This errata applies only for those DSUs that
233 contain the ACP interface **and** the DSU revision is older than r2p0 (on
234 r2p0 it is fixed). However, please note that this workaround results in
235 increased DSU power consumption on idle.
236
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100237CPU Specific optimizations
238--------------------------
239
240This section describes some of the optimizations allowed by the CPU micro
241architecture that can be enabled by the platform as desired.
242
243- ``SKIP_A57_L1_FLUSH_PWR_DWN``: This flag enables an optimization in the
244 Cortex-A57 cluster power down sequence by not flushing the Level 1 data
245 cache. The L1 data cache and the L2 unified cache are inclusive. A flush
246 of the L2 by set/way flushes any dirty lines from the L1 as well. This
247 is a known safe deviation from the Cortex-A57 TRM defined power down
248 sequence. Each Cortex-A57 based platform must make its own decision on
249 whether to use the optimization.
250
251- ``A53_DISABLE_NON_TEMPORAL_HINT``: This flag disables the cache non-temporal
252 hint. The LDNP/STNP instructions as implemented on Cortex-A53 do not behave
253 in a way most programmers expect, and will most probably result in a
Dan Handley610e7e12018-03-01 18:44:00 +0000254 significant speed degradation to any code that employs them. The Armv8-A
255 architecture (see Arm DDI 0487A.h, section D3.4.3) allows cores to ignore
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100256 the non-temporal hint and treat LDNP/STNP as LDP/STP instead. Enabling this
257 flag enforces this behaviour. This needs to be enabled only for revisions
258 <= r0p3 of the CPU and is enabled by default.
259
260- ``A57_DISABLE_NON_TEMPORAL_HINT``: This flag has the same behaviour as
261 ``A53_DISABLE_NON_TEMPORAL_HINT`` but for Cortex-A57. This needs to be
262 enabled only for revisions <= r1p2 of the CPU and is enabled by default,
263 as recommended in section "4.7 Non-Temporal Loads/Stores" of the
264 `Cortex-A57 Software Optimization Guide`_.
265
266--------------
267
Joel Hutton26d16762019-04-10 12:52:52 +0100268*Copyright (c) 2014-2019, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100269
John Tsichritzis3eeac412018-09-04 10:56:53 +0100270.. _CVE-2017-5715: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2017-5715
271.. _CVE-2018-3639: http://cve.mitre.org/cgi-bin/cvename.cgi?name=CVE-2018-3639
Paul Beesley2437ddc2019-02-08 16:43:05 +0000272.. _Cortex-A53 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm048406/index.html
273.. _Cortex-A57 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm049219/index.html
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +0100274.. _Cortex-A72 MPCore Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm012079/index.html
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100275.. _Firmware Design guide: firmware-design.rst
276.. _Cortex-A57 Software Optimization Guide: http://infocenter.arm.com/help/topic/com.arm.doc.uan0015b/Cortex_A57_Software_Optimization_Guide_external.pdf
Sandrine Bailleux15530dd2019-02-08 15:26:36 +0100277.. _Arm DSU Software Developers Errata Notice: http://infocenter.arm.com/help/topic/com.arm.doc.epm138168/index.html