blob: 36b1bdb6d1b93e861508aad2bc9f1511227ea393 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Manish V Badarkhefc0b8532022-02-22 14:45:43 +00002 * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01006#ifndef ARM_DEF_H
7#define ARM_DEF_H
Dan Handley9df48042015-03-19 18:58:55 +00008
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009#include <arch.h>
10#include <common/interrupt_props.h>
11#include <common/tbbr/tbbr_img_def.h>
12#include <drivers/arm/gic_common.h>
13#include <lib/utils_def.h>
14#include <lib/xlat_tables/xlat_tables_defs.h>
Manish V Badarkhe55861512020-03-27 13:25:51 +000015#include <plat/arm/common/smccc_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <plat/common/common_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000017
18/******************************************************************************
19 * Definitions common to all ARM standard platforms
20 *****************************************************************************/
21
Max Shvetsov06dba292019-12-06 11:50:12 +000022/*
laurenw-arm055199b2022-10-28 11:26:32 -050023 * Root of trust key lengths
Max Shvetsov06dba292019-12-06 11:50:12 +000024 */
25#define ARM_ROTPK_HEADER_LEN 19
26#define ARM_ROTPK_HASH_LEN 32
laurenw-arm055199b2022-10-28 11:26:32 -050027/* ARM_ROTPK_KEY_LEN includes DER header + raw key material */
28#define ARM_ROTPK_KEY_LEN 294
Max Shvetsov06dba292019-12-06 11:50:12 +000029
Juan Castillo7d199412015-12-14 09:35:25 +000030/* Special value used to verify platform parameters from BL2 to BL31 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000031#define ARM_BL31_PLAT_PARAM_VAL ULL(0x0f1e2d3c4b5a6978)
Dan Handley9df48042015-03-19 18:58:55 +000032
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060033#define ARM_SYSTEM_COUNT U(1)
Dan Handley9df48042015-03-19 18:58:55 +000034
35#define ARM_CACHE_WRITEBACK_SHIFT 6
36
Soby Mathewfec4eb72015-07-01 16:16:20 +010037/*
38 * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
39 * power levels have a 1:1 mapping with the MPIDR affinity levels.
40 */
41#define ARM_PWR_LVL0 MPIDR_AFFLVL0
42#define ARM_PWR_LVL1 MPIDR_AFFLVL1
Soby Mathewa869de12015-05-08 10:18:59 +010043#define ARM_PWR_LVL2 MPIDR_AFFLVL2
Chandni Cherukuri9ec4a112018-10-16 14:42:19 +053044#define ARM_PWR_LVL3 MPIDR_AFFLVL3
Soby Mathewfec4eb72015-07-01 16:16:20 +010045
46/*
47 * Macros for local power states in ARM platforms encoded by State-ID field
48 * within the power-state parameter.
49 */
50/* Local power state for power domains in Run state. */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010051#define ARM_LOCAL_STATE_RUN U(0)
Soby Mathewfec4eb72015-07-01 16:16:20 +010052/* Local power state for retention. Valid only for CPU power domains */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010053#define ARM_LOCAL_STATE_RET U(1)
Soby Mathewfec4eb72015-07-01 16:16:20 +010054/* Local power state for OFF/power-down. Valid for CPU and cluster power
55 domains */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010056#define ARM_LOCAL_STATE_OFF U(2)
Soby Mathewfec4eb72015-07-01 16:16:20 +010057
Dan Handley9df48042015-03-19 18:58:55 +000058/* Memory location options for TSP */
59#define ARM_TRUSTED_SRAM_ID 0
60#define ARM_TRUSTED_DRAM_ID 1
61#define ARM_DRAM_ID 2
62
Gary Morrison3d7f6542021-01-27 13:08:47 -060063#ifdef PLAT_ARM_TRUSTED_SRAM_BASE
laurenw-arm7c7b1982020-10-21 13:34:40 -050064#define ARM_TRUSTED_SRAM_BASE PLAT_ARM_TRUSTED_SRAM_BASE
65#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +010066#define ARM_TRUSTED_SRAM_BASE UL(0x04000000)
Gary Morrison3d7f6542021-01-27 13:08:47 -060067#endif /* PLAT_ARM_TRUSTED_SRAM_BASE */
laurenw-arm7c7b1982020-10-21 13:34:40 -050068
Dan Handley9df48042015-03-19 18:58:55 +000069#define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE
Antonio Nino Diaz5f475792018-10-15 14:58:11 +010070#define ARM_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */
Dan Handley9df48042015-03-19 18:58:55 +000071
72/* The remaining Trusted SRAM is used to load the BL images */
73#define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \
74 ARM_SHARED_RAM_SIZE)
75#define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \
76 ARM_SHARED_RAM_SIZE)
77
78/*
Zelalem Awekec43c5632021-07-12 23:41:05 -050079 * The top 16MB (or 64MB if RME is enabled) of DRAM1 is configured as
80 * follows:
Dan Handley9df48042015-03-19 18:58:55 +000081 * - SCP TZC DRAM: If present, DRAM reserved for SCP use
Zelalem Awekec43c5632021-07-12 23:41:05 -050082 * - L1 GPT DRAM: Reserved for L1 GPT if RME is enabled
83 * - REALM DRAM: Reserved for Realm world if RME is enabled
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +000084 * - TF-A <-> RMM SHARED: Area shared for communication between TF-A and RMM
Dan Handley9df48042015-03-19 18:58:55 +000085 * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
Zelalem Awekec43c5632021-07-12 23:41:05 -050086 *
johpow019d134022021-06-16 17:57:28 -050087 * RME enabled(64MB) RME not enabled(16MB)
88 * -------------------- -------------------
89 * | | | |
90 * | AP TZC (~28MB) | | AP TZC (~14MB) |
91 * -------------------- -------------------
92 * | | | |
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +000093 * | REALM (RMM) | | EL3 TZC (2MB) |
94 * | (32MB - 4KB) | -------------------
95 * -------------------- | |
96 * | | | SCP TZC |
97 * | TF-A <-> RMM | 0xFFFF_FFFF-------------------
98 * | SHARED (4KB) |
99 * --------------------
100 * | |
101 * | EL3 TZC (3MB) |
102 * --------------------
johpow019d134022021-06-16 17:57:28 -0500103 * | L1 GPT + SCP TZC |
104 * | (~1MB) |
Zelalem Awekec43c5632021-07-12 23:41:05 -0500105 * 0xFFFF_FFFF --------------------
Dan Handley9df48042015-03-19 18:58:55 +0000106 */
Zelalem Awekec43c5632021-07-12 23:41:05 -0500107#if ENABLE_RME
108#define ARM_TZC_DRAM1_SIZE UL(0x04000000) /* 64MB */
109/*
110 * Define a region within the TZC secured DRAM for use by EL3 runtime
111 * firmware. This region is meant to be NOLOAD and will not be zero
112 * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be
113 * placed here. 3MB region is reserved if RME is enabled, 2MB otherwise.
114 */
115#define ARM_EL3_TZC_DRAM1_SIZE UL(0x00300000) /* 3MB */
116#define ARM_L1_GPT_SIZE UL(0x00100000) /* 1MB */
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000117
118/* 32MB - ARM_EL3_RMM_SHARED_SIZE */
119#define ARM_REALM_SIZE (UL(0x02000000) - \
120 ARM_EL3_RMM_SHARED_SIZE)
121#define ARM_EL3_RMM_SHARED_SIZE (PAGE_SIZE) /* 4KB */
Zelalem Awekec43c5632021-07-12 23:41:05 -0500122#else
123#define ARM_TZC_DRAM1_SIZE UL(0x01000000) /* 16MB */
124#define ARM_EL3_TZC_DRAM1_SIZE UL(0x00200000) /* 2MB */
125#define ARM_L1_GPT_SIZE UL(0)
126#define ARM_REALM_SIZE UL(0)
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000127#define ARM_EL3_RMM_SHARED_SIZE UL(0)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500128#endif /* ENABLE_RME */
Dan Handley9df48042015-03-19 18:58:55 +0000129
130#define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500131 ARM_DRAM1_SIZE - \
132 (ARM_SCP_TZC_DRAM1_SIZE + \
133 ARM_L1_GPT_SIZE))
Dan Handley9df48042015-03-19 18:58:55 +0000134#define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE
135#define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500136 ARM_SCP_TZC_DRAM1_SIZE - 1U)
137#if ENABLE_RME
138#define ARM_L1_GPT_ADDR_BASE (ARM_DRAM1_BASE + \
139 ARM_DRAM1_SIZE - \
140 ARM_L1_GPT_SIZE)
141#define ARM_L1_GPT_END (ARM_L1_GPT_ADDR_BASE + \
142 ARM_L1_GPT_SIZE - 1U)
Dan Handley9df48042015-03-19 18:58:55 +0000143
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000144#define ARM_REALM_BASE (ARM_EL3_RMM_SHARED_BASE - \
145 ARM_REALM_SIZE)
146
Zelalem Awekec43c5632021-07-12 23:41:05 -0500147#define ARM_REALM_END (ARM_REALM_BASE + ARM_REALM_SIZE - 1U)
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000148
149#define ARM_EL3_RMM_SHARED_BASE (ARM_DRAM1_BASE + \
150 ARM_DRAM1_SIZE - \
151 (ARM_SCP_TZC_DRAM1_SIZE + \
152 ARM_L1_GPT_SIZE + \
153 ARM_EL3_RMM_SHARED_SIZE + \
154 ARM_EL3_TZC_DRAM1_SIZE))
155
156#define ARM_EL3_RMM_SHARED_END (ARM_EL3_RMM_SHARED_BASE + \
157 ARM_EL3_RMM_SHARED_SIZE - 1U)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500158#endif /* ENABLE_RME */
159
160#define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - \
161 ARM_EL3_TZC_DRAM1_SIZE)
Soby Mathew3b5156e2017-10-05 12:27:33 +0100162#define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \
Alexei Fedorovc7176172020-07-13 12:11:05 +0100163 ARM_EL3_TZC_DRAM1_SIZE - 1U)
Soby Mathew3b5156e2017-10-05 12:27:33 +0100164
Dan Handley9df48042015-03-19 18:58:55 +0000165#define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500166 ARM_DRAM1_SIZE - \
167 ARM_TZC_DRAM1_SIZE)
Dan Handley9df48042015-03-19 18:58:55 +0000168#define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500169 (ARM_SCP_TZC_DRAM1_SIZE + \
170 ARM_EL3_TZC_DRAM1_SIZE + \
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000171 ARM_EL3_RMM_SHARED_SIZE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500172 ARM_REALM_SIZE + \
173 ARM_L1_GPT_SIZE))
Dan Handley9df48042015-03-19 18:58:55 +0000174#define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500175 ARM_AP_TZC_DRAM1_SIZE - 1U)
Dan Handley9df48042015-03-19 18:58:55 +0000176
Soby Mathew7e4d6652017-05-10 11:50:30 +0100177/* Define the Access permissions for Secure peripherals to NS_DRAM */
178#if ARM_CRYPTOCELL_INTEG
179/*
180 * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
181 * This is required by CryptoCell to authenticate BL33 which is loaded
182 * into the Non Secure DDR.
183 */
184#define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD
185#else
186#define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE
187#endif
188
Summer Qin9db8f2e2017-04-24 16:49:28 +0100189#ifdef SPD_opteed
190/*
Jens Wiklanderae73b162017-08-24 15:39:09 +0200191 * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
192 * load/authenticate the trusted os extra image. The first 512KB of
193 * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
194 * for OPTEE is paged image which only include the paging part using
195 * virtual memory but without "init" data. OPTEE will copy the "init" data
196 * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
197 * extra image behind the "init" data.
Summer Qin9db8f2e2017-04-24 16:49:28 +0100198 */
Jens Wiklanderae73b162017-08-24 15:39:09 +0200199#define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \
200 ARM_AP_TZC_DRAM1_SIZE - \
201 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100202#define ARM_OPTEE_PAGEABLE_LOAD_SIZE UL(0x400000)
Summer Qin9db8f2e2017-04-24 16:49:28 +0100203#define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \
204 ARM_OPTEE_PAGEABLE_LOAD_BASE, \
205 ARM_OPTEE_PAGEABLE_LOAD_SIZE, \
206 MT_MEMORY | MT_RW | MT_SECURE)
Soby Mathew874fc9e2017-09-01 13:43:50 +0100207
208/*
209 * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
210 * support is enabled).
211 */
212#define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \
213 BL32_BASE, \
214 BL32_LIMIT - BL32_BASE, \
215 MT_MEMORY | MT_RW | MT_SECURE)
Summer Qin9db8f2e2017-04-24 16:49:28 +0100216#endif /* SPD_opteed */
Dan Handley9df48042015-03-19 18:58:55 +0000217
218#define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE
219#define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \
220 ARM_TZC_DRAM1_SIZE)
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000221
Dan Handley9df48042015-03-19 18:58:55 +0000222#define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \
Alexei Fedorovc7176172020-07-13 12:11:05 +0100223 ARM_NS_DRAM1_SIZE - 1U)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600224#ifdef PLAT_ARM_DRAM1_BASE
laurenw-arm7c7b1982020-10-21 13:34:40 -0500225#define ARM_DRAM1_BASE PLAT_ARM_DRAM1_BASE
226#else
Sandrine Bailleux6c32fc72018-10-31 14:28:17 +0100227#define ARM_DRAM1_BASE ULL(0x80000000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600228#endif /* PLAT_ARM_DRAM1_BASE */
laurenw-arm7c7b1982020-10-21 13:34:40 -0500229
Sandrine Bailleux6c32fc72018-10-31 14:28:17 +0100230#define ARM_DRAM1_SIZE ULL(0x80000000)
Dan Handley9df48042015-03-19 18:58:55 +0000231#define ARM_DRAM1_END (ARM_DRAM1_BASE + \
Alexei Fedorovc7176172020-07-13 12:11:05 +0100232 ARM_DRAM1_SIZE - 1U)
Dan Handley9df48042015-03-19 18:58:55 +0000233
Sami Mujawara43ae7c2019-05-09 13:35:02 +0100234#define ARM_DRAM2_BASE PLAT_ARM_DRAM2_BASE
Dan Handley9df48042015-03-19 18:58:55 +0000235#define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE
236#define ARM_DRAM2_END (ARM_DRAM2_BASE + \
Alexei Fedorovc7176172020-07-13 12:11:05 +0100237 ARM_DRAM2_SIZE - 1U)
Dan Handley9df48042015-03-19 18:58:55 +0000238
239#define ARM_IRQ_SEC_PHY_TIMER 29
240
241#define ARM_IRQ_SEC_SGI_0 8
242#define ARM_IRQ_SEC_SGI_1 9
243#define ARM_IRQ_SEC_SGI_2 10
244#define ARM_IRQ_SEC_SGI_3 11
245#define ARM_IRQ_SEC_SGI_4 12
246#define ARM_IRQ_SEC_SGI_5 13
247#define ARM_IRQ_SEC_SGI_6 14
248#define ARM_IRQ_SEC_SGI_7 15
249
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000250/*
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100251 * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
252 * terminology. On a GICv2 system or mode, the lists will be merged and treated
253 * as Group 0 interrupts.
254 */
255#define ARM_G1S_IRQ_PROPS(grp) \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100256 INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100257 GIC_INTR_CFG_LEVEL), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100258 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100259 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100260 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100261 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100262 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100263 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100264 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100265 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100266 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100267 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100268 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100269 GIC_INTR_CFG_EDGE)
270
271#define ARM_G0_IRQ_PROPS(grp) \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100272 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100273 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100274 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100275 GIC_INTR_CFG_EDGE)
276
johpow019d134022021-06-16 17:57:28 -0500277#define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \
278 ARM_SHARED_RAM_BASE, \
279 ARM_SHARED_RAM_SIZE, \
280 MT_DEVICE | MT_RW | EL3_PAS)
Dan Handley9df48042015-03-19 18:58:55 +0000281
johpow019d134022021-06-16 17:57:28 -0500282#define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \
283 ARM_NS_DRAM1_BASE, \
284 ARM_NS_DRAM1_SIZE, \
285 MT_MEMORY | MT_RW | MT_NS)
Dan Handley9df48042015-03-19 18:58:55 +0000286
johpow019d134022021-06-16 17:57:28 -0500287#define ARM_MAP_DRAM2 MAP_REGION_FLAT( \
288 ARM_DRAM2_BASE, \
289 ARM_DRAM2_SIZE, \
290 MT_MEMORY | MT_RW | MT_NS)
Roberto Vargasf8fda102017-08-08 11:27:20 +0100291
johpow019d134022021-06-16 17:57:28 -0500292#define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \
293 TSP_SEC_MEM_BASE, \
294 TSP_SEC_MEM_SIZE, \
295 MT_MEMORY | MT_RW | MT_SECURE)
Dan Handley9df48042015-03-19 18:58:55 +0000296
David Wang0ba499f2016-03-07 11:02:57 +0800297#if ARM_BL31_IN_DRAM
johpow019d134022021-06-16 17:57:28 -0500298#define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \
299 BL31_BASE, \
300 PLAT_ARM_MAX_BL31_SIZE, \
301 MT_MEMORY | MT_RW | MT_SECURE)
David Wang0ba499f2016-03-07 11:02:57 +0800302#endif
Dan Handley9df48042015-03-19 18:58:55 +0000303
johpow019d134022021-06-16 17:57:28 -0500304#define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \
305 ARM_EL3_TZC_DRAM1_BASE, \
306 ARM_EL3_TZC_DRAM1_SIZE, \
307 MT_MEMORY | MT_RW | EL3_PAS)
Soby Mathew3b5156e2017-10-05 12:27:33 +0100308
johpow019d134022021-06-16 17:57:28 -0500309#define ARM_MAP_TRUSTED_DRAM MAP_REGION_FLAT( \
310 PLAT_ARM_TRUSTED_DRAM_BASE, \
311 PLAT_ARM_TRUSTED_DRAM_SIZE, \
312 MT_MEMORY | MT_RW | MT_SECURE)
Achin Guptae97351d2019-10-11 15:15:19 +0100313
Zelalem Awekec43c5632021-07-12 23:41:05 -0500314#if ENABLE_RME
Soby Mathew0338e9e2022-07-06 16:01:40 +0100315/*
316 * We add the EL3_RMM_SHARED size to RMM mapping to map the region as a block.
317 * Else we end up requiring more pagetables in BL2 for ROMLIB build.
318 */
johpow019d134022021-06-16 17:57:28 -0500319#define ARM_MAP_RMM_DRAM MAP_REGION_FLAT( \
320 PLAT_ARM_RMM_BASE, \
Soby Mathew0338e9e2022-07-06 16:01:40 +0100321 (PLAT_ARM_RMM_SIZE + \
322 ARM_EL3_RMM_SHARED_SIZE), \
johpow019d134022021-06-16 17:57:28 -0500323 MT_MEMORY | MT_RW | MT_REALM)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500324
325
johpow019d134022021-06-16 17:57:28 -0500326#define ARM_MAP_GPT_L1_DRAM MAP_REGION_FLAT( \
327 ARM_L1_GPT_ADDR_BASE, \
328 ARM_L1_GPT_SIZE, \
329 MT_MEMORY | MT_RW | EL3_PAS)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500330
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000331#define ARM_MAP_EL3_RMM_SHARED_MEM \
332 MAP_REGION_FLAT( \
333 ARM_EL3_RMM_SHARED_BASE, \
334 ARM_EL3_RMM_SHARED_SIZE, \
335 MT_MEMORY | MT_RW | MT_REALM)
336
Zelalem Awekec43c5632021-07-12 23:41:05 -0500337#endif /* ENABLE_RME */
Achin Guptae97351d2019-10-11 15:15:19 +0100338
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100339/*
John Tsichritzisc34341a2018-07-30 13:41:52 +0100340 * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to
341 * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides
342 * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order
343 * to be able to access the heap.
344 */
345#define ARM_MAP_BL1_RW MAP_REGION_FLAT( \
346 BL1_RW_BASE, \
347 BL1_RW_LIMIT - BL1_RW_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500348 MT_MEMORY | MT_RW | EL3_PAS)
John Tsichritzisc34341a2018-07-30 13:41:52 +0100349
350/*
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100351 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
352 * otherwise one region is defined containing both.
353 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100354#if SEPARATE_CODE_AND_RODATA
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100355#define ARM_MAP_BL_RO MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100356 BL_CODE_BASE, \
357 BL_CODE_END - BL_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500358 MT_CODE | EL3_PAS), \
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100359 MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100360 BL_RO_DATA_BASE, \
361 BL_RO_DATA_END \
362 - BL_RO_DATA_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500363 MT_RO_DATA | EL3_PAS)
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100364#else
365#define ARM_MAP_BL_RO MAP_REGION_FLAT( \
366 BL_CODE_BASE, \
367 BL_CODE_END - BL_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500368 MT_CODE | EL3_PAS)
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100369#endif
370#if USE_COHERENT_MEM
371#define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \
372 BL_COHERENT_RAM_BASE, \
373 BL_COHERENT_RAM_END \
374 - BL_COHERENT_RAM_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500375 MT_DEVICE | MT_RW | EL3_PAS)
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100376#endif
Roberto Vargase3adc372018-05-23 09:27:06 +0100377#if USE_ROMLIB
378#define ARM_MAP_ROMLIB_CODE MAP_REGION_FLAT( \
379 ROMLIB_RO_BASE, \
380 ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,\
Zelalem Aweke65e92632021-07-12 22:33:55 -0500381 MT_CODE | EL3_PAS)
Roberto Vargase3adc372018-05-23 09:27:06 +0100382
383#define ARM_MAP_ROMLIB_DATA MAP_REGION_FLAT( \
384 ROMLIB_RW_BASE, \
385 ROMLIB_RW_END - ROMLIB_RW_BASE,\
Zelalem Aweke65e92632021-07-12 22:33:55 -0500386 MT_MEMORY | MT_RW | EL3_PAS)
Roberto Vargase3adc372018-05-23 09:27:06 +0100387#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100388
Dan Handley9df48042015-03-19 18:58:55 +0000389/*
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100390 * Map mem_protect flash region with read and write permissions
391 */
392#define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \
393 V2M_FLASH_BLOCK_SIZE, \
394 MT_DEVICE | MT_RW | MT_SECURE)
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100395/*
396 * Map the region for device tree configuration with read and write permissions
397 */
398#define ARM_MAP_BL_CONFIG_REGION MAP_REGION_FLAT(ARM_BL_RAM_BASE, \
399 (ARM_FW_CONFIGS_LIMIT \
400 - ARM_BL_RAM_BASE), \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500401 MT_MEMORY | MT_RW | EL3_PAS)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500402/*
403 * Map L0_GPT with read and write permissions
404 */
405#if ENABLE_RME
406#define ARM_MAP_L0_GPT_REGION MAP_REGION_FLAT(ARM_L0_GPT_ADDR_BASE, \
407 ARM_L0_GPT_SIZE, \
408 MT_MEMORY | MT_RW | MT_ROOT)
409#endif
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100410
411/*
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100412 * The max number of regions like RO(code), coherent and data required by
Dan Handley9df48042015-03-19 18:58:55 +0000413 * different BL stages which need to be mapped in the MMU.
414 */
Manish V Badarkhefc0b8532022-02-22 14:45:43 +0000415#define ARM_BL_REGIONS 7
Dan Handley9df48042015-03-19 18:58:55 +0000416
417#define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \
418 ARM_BL_REGIONS)
419
420/* Memory mapped Generic timer interfaces */
Gary Morrison3d7f6542021-01-27 13:08:47 -0600421#ifdef PLAT_ARM_SYS_CNTCTL_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600422#define ARM_SYS_CNTCTL_BASE PLAT_ARM_SYS_CNTCTL_BASE
Gary Morrison3d7f6542021-01-27 13:08:47 -0600423#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100424#define ARM_SYS_CNTCTL_BASE UL(0x2a430000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600425#endif
426
427#ifdef PLAT_ARM_SYS_CNTREAD_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600428#define ARM_SYS_CNTREAD_BASE PLAT_ARM_SYS_CNTREAD_BASE
Gary Morrison3d7f6542021-01-27 13:08:47 -0600429#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100430#define ARM_SYS_CNTREAD_BASE UL(0x2a800000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600431#endif
432
433#ifdef PLAT_ARM_SYS_TIMCTL_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600434#define ARM_SYS_TIMCTL_BASE PLAT_ARM_SYS_TIMCTL_BASE
Gary Morrison3d7f6542021-01-27 13:08:47 -0600435#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100436#define ARM_SYS_TIMCTL_BASE UL(0x2a810000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600437#endif
438
439#ifdef PLAT_ARM_SYS_CNT_BASE_S
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600440#define ARM_SYS_CNT_BASE_S PLAT_ARM_SYS_CNT_BASE_S
Gary Morrison3d7f6542021-01-27 13:08:47 -0600441#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100442#define ARM_SYS_CNT_BASE_S UL(0x2a820000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600443#endif
444
445#ifdef PLAT_ARM_SYS_CNT_BASE_NS
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600446#define ARM_SYS_CNT_BASE_NS PLAT_ARM_SYS_CNT_BASE_NS
Gary Morrison3d7f6542021-01-27 13:08:47 -0600447#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100448#define ARM_SYS_CNT_BASE_NS UL(0x2a830000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600449#endif
Dan Handley9df48042015-03-19 18:58:55 +0000450
451#define ARM_CONSOLE_BAUDRATE 115200
452
Juan Castillob6132f12015-10-06 14:01:35 +0100453/* Trusted Watchdog constants */
Gary Morrison3d7f6542021-01-27 13:08:47 -0600454#ifdef PLAT_ARM_SP805_TWDG_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600455#define ARM_SP805_TWDG_BASE PLAT_ARM_SP805_TWDG_BASE
Gary Morrison3d7f6542021-01-27 13:08:47 -0600456#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100457#define ARM_SP805_TWDG_BASE UL(0x2a490000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600458#endif
Juan Castillob6132f12015-10-06 14:01:35 +0100459#define ARM_SP805_TWDG_CLK_HZ 32768
460/* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
461 * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
462#define ARM_TWDG_TIMEOUT_SEC 128
463#define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \
464 ARM_TWDG_TIMEOUT_SEC)
465
Dan Handley9df48042015-03-19 18:58:55 +0000466/******************************************************************************
467 * Required platform porting definitions common to all ARM standard platforms
468 *****************************************************************************/
469
Roberto Vargasf8fda102017-08-08 11:27:20 +0100470/*
Soby Mathewfec4eb72015-07-01 16:16:20 +0100471 * This macro defines the deepest retention state possible. A higher state
472 * id will represent an invalid or a power down state.
473 */
474#define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET
475
476/*
477 * This macro defines the deepest power down states possible. Any state ID
478 * higher than this is invalid.
479 */
480#define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF
481
Dan Handley9df48042015-03-19 18:58:55 +0000482/*
483 * Some data must be aligned on the biggest cache line size in the platform.
484 * This is known only to the platform as it might have a combination of
485 * integrated and external caches.
486 */
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100487#define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT)
Dan Handley9df48042015-03-19 18:58:55 +0000488
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000489/*
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100490 * To enable FW_CONFIG to be loaded by BL1, define the corresponding base
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000491 * and limit. Leave enough space of BL2 meminfo.
492 */
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100493#define ARM_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t))
Manish V Badarkhe0bafa822020-06-29 11:14:07 +0100494#define ARM_FW_CONFIG_LIMIT ((ARM_BL_RAM_BASE + PAGE_SIZE) \
495 + (PAGE_SIZE / 2U))
Sathees Balya90950092018-11-15 14:22:30 +0000496
497/*
498 * Boot parameters passed from BL2 to BL31/BL32 are stored here
499 */
Manish V Badarkhe0bafa822020-06-29 11:14:07 +0100500#define ARM_BL2_MEM_DESC_BASE (ARM_FW_CONFIG_LIMIT)
501#define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE \
502 + (PAGE_SIZE / 2U))
Sathees Balya90950092018-11-15 14:22:30 +0000503
504/*
505 * Define limit of firmware configuration memory:
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100506 * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory
Sathees Balya90950092018-11-15 14:22:30 +0000507 */
Manish V Badarkhefbf1fd22020-06-09 11:31:17 +0100508#define ARM_FW_CONFIGS_LIMIT (ARM_BL_RAM_BASE + (PAGE_SIZE * 2))
Dan Handley9df48042015-03-19 18:58:55 +0000509
Zelalem Awekec43c5632021-07-12 23:41:05 -0500510#if ENABLE_RME
511/*
512 * Store the L0 GPT on Trusted SRAM next to firmware
513 * configuration memory, 4KB aligned.
514 */
515#define ARM_L0_GPT_SIZE (PAGE_SIZE)
516#define ARM_L0_GPT_ADDR_BASE (ARM_FW_CONFIGS_LIMIT)
517#define ARM_L0_GPT_LIMIT (ARM_L0_GPT_ADDR_BASE + ARM_L0_GPT_SIZE)
518#else
519#define ARM_L0_GPT_SIZE U(0)
520#endif
521
Dan Handley9df48042015-03-19 18:58:55 +0000522/*******************************************************************************
523 * BL1 specific defines.
524 * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
525 * addresses.
526 ******************************************************************************/
527#define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600528#ifdef PLAT_BL1_RO_LIMIT
529#define BL1_RO_LIMIT PLAT_BL1_RO_LIMIT
530#else
Dan Handley9df48042015-03-19 18:58:55 +0000531#define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \
Roberto Vargase3adc372018-05-23 09:27:06 +0100532 + (PLAT_ARM_TRUSTED_ROM_SIZE - \
533 PLAT_ARM_MAX_ROMLIB_RO_SIZE))
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600534#endif
535
Dan Handley9df48042015-03-19 18:58:55 +0000536/*
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000537 * Put BL1 RW at the top of the Trusted SRAM.
Dan Handley9df48042015-03-19 18:58:55 +0000538 */
Dan Handley9df48042015-03-19 18:58:55 +0000539#define BL1_RW_BASE (ARM_BL_RAM_BASE + \
540 ARM_BL_RAM_SIZE - \
Roberto Vargase3adc372018-05-23 09:27:06 +0100541 (PLAT_ARM_MAX_BL1_RW_SIZE +\
542 PLAT_ARM_MAX_ROMLIB_RW_SIZE))
543#define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \
544 (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE))
545
546#define ROMLIB_RO_BASE BL1_RO_LIMIT
547#define ROMLIB_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE)
548
549#define ROMLIB_RW_BASE (BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE)
550#define ROMLIB_RW_END (ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE)
Dan Handley9df48042015-03-19 18:58:55 +0000551
552/*******************************************************************************
553 * BL2 specific defines.
554 ******************************************************************************/
Soby Mathewaf14b462018-06-01 16:53:38 +0100555#if BL2_AT_EL3
Manish V Badarkhe103569f2022-06-13 18:23:01 +0100556#if ENABLE_PIE
557/*
558 * As the BL31 image size appears to be increased when built with the ENABLE_PIE
559 * option, set BL2 base address to have enough space for BL31 in Trusted SRAM.
560 */
561#define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \
562 (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \
563 0x3000)
564#else
Dimitris Papastamos25836492018-06-11 11:07:58 +0100565/* Put BL2 towards the middle of the Trusted SRAM */
Soby Mathewaf14b462018-06-01 16:53:38 +0100566#define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \
Manish V Badarkhe103569f2022-06-13 18:23:01 +0100567 (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \
568 0x2000)
569#endif /* ENABLE_PIE */
Roberto Vargas52207802017-11-17 13:22:18 +0000570#define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
571
David Wang0ba499f2016-03-07 11:02:57 +0800572#else
Dan Handley9df48042015-03-19 18:58:55 +0000573/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100574 * Put BL2 just below BL1.
Dan Handley9df48042015-03-19 18:58:55 +0000575 */
Soby Mathewaf14b462018-06-01 16:53:38 +0100576#define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
577#define BL2_LIMIT BL1_RW_BASE
David Wang0ba499f2016-03-07 11:02:57 +0800578#endif
Dan Handley9df48042015-03-19 18:58:55 +0000579
580/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000581 * BL31 specific defines.
Dan Handley9df48042015-03-19 18:58:55 +0000582 ******************************************************************************/
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600583#if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION
David Wang0ba499f2016-03-07 11:02:57 +0800584/*
585 * Put BL31 at the bottom of TZC secured DRAM
586 */
587#define BL31_BASE ARM_AP_TZC_DRAM1_BASE
588#define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
589 PLAT_ARM_MAX_BL31_SIZE)
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600590/*
591 * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM.
592 * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten.
593 */
594#if SEPARATE_NOBITS_REGION
595#define BL31_NOBITS_BASE BL2_BASE
596#define BL31_NOBITS_LIMIT BL2_LIMIT
597#endif /* SEPARATE_NOBITS_REGION */
Qixiang Xua5f72812017-08-31 11:45:32 +0800598#elif (RESET_TO_BL31)
Manish Pandey2207e932019-11-06 13:17:46 +0000599/* Ensure Position Independent support (PIE) is enabled for this config.*/
600# if !ENABLE_PIE
601# error "BL31 must be a PIE if RESET_TO_BL31=1."
602#endif
Qixiang Xua5f72812017-08-31 11:45:32 +0800603/*
Soby Mathew68e69282018-12-12 14:13:52 +0000604 * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely
Soby Mathewc5e17452019-01-07 14:07:58 +0000605 * used for building BL31 and not used for loading BL31.
Qixiang Xua5f72812017-08-31 11:45:32 +0800606 */
Soby Mathewc5e17452019-01-07 14:07:58 +0000607# define BL31_BASE 0x0
608# define BL31_LIMIT PLAT_ARM_MAX_BL31_SIZE
David Wang0ba499f2016-03-07 11:02:57 +0800609#else
Soby Mathewaf14b462018-06-01 16:53:38 +0100610/* Put BL31 below BL2 in the Trusted SRAM.*/
611#define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
612 - PLAT_ARM_MAX_BL31_SIZE)
613#define BL31_PROGBITS_LIMIT BL2_BASE
Dimitris Papastamos25836492018-06-11 11:07:58 +0100614/*
615 * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is
616 * because in the BL2_AT_EL3 configuration, BL2 is always resident.
617 */
618#if BL2_AT_EL3
619#define BL31_LIMIT BL2_BASE
620#else
Dan Handley9df48042015-03-19 18:58:55 +0000621#define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
David Wang0ba499f2016-03-07 11:02:57 +0800622#endif
Zelalem Awekec43c5632021-07-12 23:41:05 -0500623#endif
624
625/******************************************************************************
626 * RMM specific defines
627 *****************************************************************************/
628#if ENABLE_RME
629#define RMM_BASE (ARM_REALM_BASE)
630#define RMM_LIMIT (RMM_BASE + ARM_REALM_SIZE)
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000631#define RMM_SHARED_BASE (ARM_EL3_RMM_SHARED_BASE)
632#define RMM_SHARED_SIZE (ARM_EL3_RMM_SHARED_SIZE)
Dimitris Papastamos25836492018-06-11 11:07:58 +0100633#endif
Dan Handley9df48042015-03-19 18:58:55 +0000634
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700635#if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME
Dan Handley9df48042015-03-19 18:58:55 +0000636/*******************************************************************************
Soby Mathewbf169232017-11-14 14:10:10 +0000637 * BL32 specific defines for EL3 runtime in AArch32 mode
638 ******************************************************************************/
639# if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME
Manish Pandey928da862021-06-10 15:22:48 +0100640/* Ensure Position Independent support (PIE) is enabled for this config.*/
641# if !ENABLE_PIE
642# error "BL32 must be a PIE if RESET_TO_SP_MIN=1."
643#endif
Soby Mathewaf14b462018-06-01 16:53:38 +0100644/*
Manish Pandey928da862021-06-10 15:22:48 +0100645 * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely
646 * used for building BL32 and not used for loading BL32.
Soby Mathewaf14b462018-06-01 16:53:38 +0100647 */
Manish Pandey928da862021-06-10 15:22:48 +0100648# define BL32_BASE 0x0
649# define BL32_LIMIT PLAT_ARM_MAX_BL32_SIZE
Soby Mathewbf169232017-11-14 14:10:10 +0000650# else
Soby Mathewaf14b462018-06-01 16:53:38 +0100651/* Put BL32 below BL2 in the Trusted SRAM.*/
652# define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
653 - PLAT_ARM_MAX_BL32_SIZE)
654# define BL32_PROGBITS_LIMIT BL2_BASE
Soby Mathewbf169232017-11-14 14:10:10 +0000655# define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
656# endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */
657
658#else
659/*******************************************************************************
660 * BL32 specific defines for EL3 runtime in AArch64 mode
Dan Handley9df48042015-03-19 18:58:55 +0000661 ******************************************************************************/
662/*
663 * On ARM standard platforms, the TSP can execute from Trusted SRAM,
664 * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
665 * controller.
666 */
Marc Bonnicif5867002021-12-20 10:53:52 +0000667# if SPM_MM || SPMC_AT_EL3
Soby Mathewbf169232017-11-14 14:10:10 +0000668# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
669# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
670# define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
671# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000672 ARM_AP_TZC_DRAM1_SIZE)
Achin Guptae97351d2019-10-11 15:15:19 +0100673# elif defined(SPD_spmd)
674# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
675# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
Arunachalam Ganapathy40618cf2020-07-27 13:51:30 +0100676# define BL32_BASE PLAT_ARM_SPMC_BASE
677# define BL32_LIMIT (PLAT_ARM_SPMC_BASE + \
678 PLAT_ARM_SPMC_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000679# elif ARM_BL31_IN_DRAM
680# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \
David Wang0ba499f2016-03-07 11:02:57 +0800681 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000682# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \
David Wang0ba499f2016-03-07 11:02:57 +0800683 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000684# define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \
David Wang0ba499f2016-03-07 11:02:57 +0800685 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000686# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
David Wang0ba499f2016-03-07 11:02:57 +0800687 ARM_AP_TZC_DRAM1_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000688# elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
689# define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE
690# define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE
Soby Mathewaf14b462018-06-01 16:53:38 +0100691# define TSP_PROGBITS_LIMIT BL31_BASE
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100692# define BL32_BASE ARM_FW_CONFIGS_LIMIT
Soby Mathewbf169232017-11-14 14:10:10 +0000693# define BL32_LIMIT BL31_BASE
694# elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
695# define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE
696# define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE
697# define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE
698# define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000699 + (UL(1) << 21))
Soby Mathewbf169232017-11-14 14:10:10 +0000700# elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
701# define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE
702# define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE
703# define BL32_BASE ARM_AP_TZC_DRAM1_BASE
704# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
Dan Handley9df48042015-03-19 18:58:55 +0000705 ARM_AP_TZC_DRAM1_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000706# else
707# error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
708# endif
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700709#endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */
Dan Handley9df48042015-03-19 18:58:55 +0000710
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000711/*
712 * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no
Marc Bonnicif5867002021-12-20 10:53:52 +0000713 * SPD and no SPM-MM and no SPMC-AT-EL3, as they are the only ones that can be
714 * used as BL32.
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000715 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700716#if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME
Marc Bonnicif5867002021-12-20 10:53:52 +0000717# if defined(SPD_none) && !SPM_MM && !SPMC_AT_EL3
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000718# undef BL32_BASE
Marc Bonnicif5867002021-12-20 10:53:52 +0000719# endif /* defined(SPD_none) && !SPM_MM || !SPMC_AT_EL3 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700720#endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100721
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100722/*******************************************************************************
723 * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
724 ******************************************************************************/
725#define BL2U_BASE BL2_BASE
Soby Mathewbf169232017-11-14 14:10:10 +0000726#define BL2U_LIMIT BL2_LIMIT
727
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100728#define NS_BL2U_BASE ARM_NS_DRAM1_BASE
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000729#define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + UL(0x03EB8000))
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100730
Dan Handley9df48042015-03-19 18:58:55 +0000731/*
732 * ID of the secure physical generic timer interrupt used by the TSP.
733 */
734#define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER
735
736
Vikram Kanigirid79214c2015-09-09 10:52:13 +0100737/*
738 * One cache line needed for bakery locks on ARM platforms
739 */
740#define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE)
741
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100742/* Priority levels for ARM platforms */
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000743#define PLAT_RAS_PRI 0x10
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100744#define PLAT_SDEI_CRITICAL_PRI 0x60
745#define PLAT_SDEI_NORMAL_PRI 0x70
746
747/* ARM platforms use 3 upper bits of secure interrupt priority */
Sandeep Tripathy1c478392020-08-12 18:42:13 +0530748#define PLAT_PRI_BITS 3
Vikram Kanigirid79214c2015-09-09 10:52:13 +0100749
Jeenu Viswambharana5acc0a2017-09-22 08:32:10 +0100750/* SGI used for SDEI signalling */
751#define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0
752
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +0100753#if SDEI_IN_FCONF
754/* ARM SDEI dynamic private event max count */
755#define ARM_SDEI_DP_EVENT_MAX_CNT 3
756
757/* ARM SDEI dynamic shared event max count */
758#define ARM_SDEI_DS_EVENT_MAX_CNT 3
759#else
Jeenu Viswambharana5acc0a2017-09-22 08:32:10 +0100760/* ARM SDEI dynamic private event numbers */
761#define ARM_SDEI_DP_EVENT_0 1000
762#define ARM_SDEI_DP_EVENT_1 1001
763#define ARM_SDEI_DP_EVENT_2 1002
764
765/* ARM SDEI dynamic shared event numbers */
766#define ARM_SDEI_DS_EVENT_0 2000
767#define ARM_SDEI_DS_EVENT_1 2001
768#define ARM_SDEI_DS_EVENT_2 2002
769
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000770#define ARM_SDEI_PRIVATE_EVENTS \
771 SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
772 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
773 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
774 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
775
776#define ARM_SDEI_SHARED_EVENTS \
777 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
778 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
779 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +0100780#endif /* SDEI_IN_FCONF */
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000781
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100782#endif /* ARM_DEF_H */