blob: 1de99991bb4a7d764938bcacd2c2c5a1b3c3c3a8 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Vikram Kanigirifbb13012016-02-15 11:54:14 +00002 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handley2b6b5742015-03-19 19:17:53 +000031#include <arm_config.h>
32#include <arm_def.h>
Dan Handley714a0d22014-04-09 13:13:04 +010033#include <debug.h>
Achin Gupta1fa7eb62015-11-03 14:18:34 +000034#include <gicv2.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010035#include <mmio.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000036#include <plat_arm.h>
37#include <v2m_def.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010038#include "../fvp_def.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010039
Achin Gupta1fa7eb62015-11-03 14:18:34 +000040#if (FVP_USE_GIC_DRIVER == FVP_GICV2)
41extern gicv2_driver_data_t arm_gic_data;
42#endif
43
44/* Defines for GIC Driver build time selection */
45#define FVP_GICV2 1
46#define FVP_GICV3 2
47#define FVP_GICV3_LEGACY 3
48
Achin Gupta4f6ad662013-10-25 09:08:21 +010049/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000050 * arm_config holds the characteristics of the differences between the three FVP
51 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000052 * at each boot stage by the primary before enabling the MMU (to allow
53 * interconnect configuration) & used thereafter. Each BL will have its own copy
54 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010055 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000056arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010057
58#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
59 DEVICE0_SIZE, \
60 MT_DEVICE | MT_RW | MT_SECURE)
61
62#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
63 DEVICE1_SIZE, \
64 MT_DEVICE | MT_RW | MT_SECURE)
65
Juan Castillo31a68f02015-04-14 12:49:03 +010066#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
67 DEVICE2_SIZE, \
68 MT_DEVICE | MT_RO | MT_SECURE)
69
70
Jon Medhurstb1eb0932014-02-26 16:27:53 +000071/*
Soby Mathewb08bc042014-09-03 17:48:44 +010072 * Table of regions for various BL stages to map using the MMU.
Sandrine Bailleux74a62b32014-05-09 11:35:36 +010073 * This doesn't include TZRAM as the 'mem_layout' argument passed to
Dan Handley2b6b5742015-03-19 19:17:53 +000074 * arm_configure_mmu_elx() will give the available subset of that,
Jon Medhurstb1eb0932014-02-26 16:27:53 +000075 */
Soby Mathewb08bc042014-09-03 17:48:44 +010076#if IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000077const mmap_region_t plat_arm_mmap[] = {
78 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010079 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000080 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010081 MAP_DEVICE0,
82 MAP_DEVICE1,
Juan Castillo31a68f02015-04-14 12:49:03 +010083 MAP_DEVICE2,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010084#if TRUSTED_BOARD_BOOT
85 ARM_MAP_NS_DRAM1,
86#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010087 {0}
88};
89#endif
90#if IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000091const mmap_region_t plat_arm_mmap[] = {
92 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010093 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000094 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010095 MAP_DEVICE0,
96 MAP_DEVICE1,
Juan Castillo31a68f02015-04-14 12:49:03 +010097 MAP_DEVICE2,
Dan Handley2b6b5742015-03-19 19:17:53 +000098 ARM_MAP_NS_DRAM1,
99 ARM_MAP_TSP_SEC_MEM,
David Wang0ba499f2016-03-07 11:02:57 +0800100#if ARM_BL31_IN_DRAM
101 ARM_MAP_BL31_SEC_DRAM,
102#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100103 {0}
104};
105#endif
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100106#if IMAGE_BL2U
107const mmap_region_t plat_arm_mmap[] = {
108 MAP_DEVICE0,
109 V2M_MAP_IOFPGA,
110 {0}
111};
112#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100113#if IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000114const mmap_region_t plat_arm_mmap[] = {
115 ARM_MAP_SHARED_RAM,
116 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100117 MAP_DEVICE0,
118 MAP_DEVICE1,
119 {0}
120};
121#endif
122#if IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000123const mmap_region_t plat_arm_mmap[] = {
124 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100125 MAP_DEVICE0,
126 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000127 {0}
128};
Soby Mathewb08bc042014-09-03 17:48:44 +0100129#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000130
Dan Handley2b6b5742015-03-19 19:17:53 +0000131ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000132
Achin Gupta4f6ad662013-10-25 09:08:21 +0100133
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134/*******************************************************************************
135 * A single boot loader stack is expected to work on both the Foundation FVP
136 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
137 * SYS_ID register provides a mechanism for detecting the differences between
138 * these platforms. This information is stored in a per-BL array to allow the
139 * code to take the correct path.Per BL platform configuration.
140 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +0000141void fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100142{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100143 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144
Dan Handley2b6b5742015-03-19 19:17:53 +0000145 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
146 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
147 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
148 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
149 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100150
Andrew Thoelke960347d2014-06-26 14:27:26 +0100151 if (arch != ARCH_MODEL) {
152 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000153 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100154 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100155
156 /*
157 * The build field in the SYS_ID tells which variant of the GIC
158 * memory is implemented by the model.
159 */
160 switch (bld) {
161 case BLD_GIC_VE_MMAP:
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000162#if IMAGE_BL31 || IMAGE_BL32
163#if FVP_USE_GIC_DRIVER == FVP_GICV2
164 /*
165 * If the FVP implements the VE compatible memory map, then the
166 * GICv2 driver must be included in the build. Update the platform
167 * data with the correct GICv2 base addresses before it is used
168 * to initialise the driver.
169 *
170 * This update of platform data is temporary and will be removed
171 * once VE memory map for FVP is no longer supported by Trusted
172 * Firmware.
173 */
174 arm_gic_data.gicd_base = VE_GICD_BASE;
175 arm_gic_data.gicc_base = VE_GICC_BASE;
176
177#else
178 ERROR("Only GICv2 driver supported for VE memory map\n");
179 panic();
180#endif /* __FVP_USE_GIC_DRIVER == FVP_GICV2__ */
181#endif /* __IMAGE_BL31 || IMAGE_BL32__ */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100182 break;
183 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100184 break;
185 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100186 ERROR("Unsupported board build %x\n", bld);
187 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100188 }
189
190 /*
191 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
192 * for the Foundation FVP.
193 */
194 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000195 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000196 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100197
198 /*
199 * Check for supported revisions of Foundation FVP
200 * Allow future revisions to run but emit warning diagnostic
201 */
202 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000203 case REV_FOUNDATION_FVP_V2_0:
204 case REV_FOUNDATION_FVP_V2_1:
205 case REV_FOUNDATION_FVP_v9_1:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100206 break;
207 default:
208 WARN("Unrecognized Foundation FVP revision %x\n", rev);
209 break;
210 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100211 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000212 case HBI_BASE_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000213 arm_config.flags |= ARM_CONFIG_BASE_MMAP |
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000214 ARM_CONFIG_HAS_INTERCONNECT | ARM_CONFIG_HAS_TZC;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100215
216 /*
217 * Check for supported revisions
218 * Allow future revisions to run but emit warning diagnostic
219 */
220 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000221 case REV_BASE_FVP_V0:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100222 break;
223 default:
224 WARN("Unrecognized Base FVP revision %x\n", rev);
225 break;
226 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100227 break;
228 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100229 ERROR("Unsupported board HBI number 0x%x\n", hbi);
230 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100231 }
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100232}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100233
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000234
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000235void fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100236{
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000237 if (arm_config.flags & ARM_CONFIG_HAS_INTERCONNECT)
238 plat_arm_interconnect_init();
Dan Handleybe234f92014-08-04 16:11:15 +0100239}
240
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000241void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100242{
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000243 if (arm_config.flags & ARM_CONFIG_HAS_INTERCONNECT)
244 plat_arm_interconnect_enter_coherency();
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000245}
246
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000247void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000248{
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000249 if (arm_config.flags & ARM_CONFIG_HAS_INTERCONNECT)
250 plat_arm_interconnect_exit_coherency();
Vikram Kanigiri96377452014-04-24 11:02:16 +0100251}