blob: f61726b46f05ae9e11cc53e18f8127c29d0caf5d [file] [log] [blame]
Louis Mayencourtf57f1082019-05-14 11:00:45 +01001/*
johpow019131eb82020-10-06 17:55:25 -05002 * Copyright (c) 2019-2021, ARM Limited. All rights reserved.
Louis Mayencourtf57f1082019-05-14 11:00:45 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
Jimmy Brisson7ec175e2020-06-01 16:49:34 -050010#include <cortex_a78.h>
Louis Mayencourtf57f1082019-05-14 11:00:45 +010011#include <cpu_macros.S>
12#include <plat_macros.S>
13
14/* Hardware handled coherency */
15#if HW_ASSISTED_COHERENCY == 0
Jimmy Brisson3571fb92020-06-01 10:18:22 -050016#error "cortex_a78 must be compiled with HW_ASSISTED_COHERENCY enabled"
Louis Mayencourtf57f1082019-05-14 11:00:45 +010017#endif
18
Madhukar Pappireddy4efede72019-12-18 15:56:27 -060019
20/* --------------------------------------------------
Jimmy Brisson3571fb92020-06-01 10:18:22 -050021 * Errata Workaround for A78 Erratum 1688305.
22 * This applies to revision r0p0 and r1p0 of A78.
Madhukar Pappireddy4efede72019-12-18 15:56:27 -060023 * Inputs:
24 * x0: variant[4:7] and revision[0:3] of current cpu.
25 * Shall clobber: x0-x17
26 * --------------------------------------------------
27 */
Jimmy Brisson3571fb92020-06-01 10:18:22 -050028func errata_a78_1688305_wa
Madhukar Pappireddy4efede72019-12-18 15:56:27 -060029 /* Compare x0 against revision r1p0 */
30 mov x17, x30
31 bl check_errata_1688305
32 cbz x0, 1f
Jimmy Brisson3571fb92020-06-01 10:18:22 -050033 mrs x1, CORTEX_A78_ACTLR2_EL1
johpow019131eb82020-10-06 17:55:25 -050034 orr x1, x1, #CORTEX_A78_ACTLR2_EL1_BIT_1
Jimmy Brisson3571fb92020-06-01 10:18:22 -050035 msr CORTEX_A78_ACTLR2_EL1, x1
Madhukar Pappireddy4efede72019-12-18 15:56:27 -060036 isb
371:
38 ret x17
Jimmy Brisson3571fb92020-06-01 10:18:22 -050039endfunc errata_a78_1688305_wa
Madhukar Pappireddy4efede72019-12-18 15:56:27 -060040
41func check_errata_1688305
42 /* Applies to r0p0 and r1p0 */
43 mov x1, #0x10
44 b cpu_rev_var_ls
45endfunc check_errata_1688305
46
johpow019131eb82020-10-06 17:55:25 -050047 /* --------------------------------------------------
48 * Errata Workaround for Cortex A78 Errata #1941498.
49 * This applies to revisions r0p0, r1p0, and r1p1.
50 * x0: variant[4:7] and revision[0:3] of current cpu.
51 * Shall clobber: x0-x17
52 * --------------------------------------------------
53 */
54func errata_a78_1941498_wa
55 /* Compare x0 against revision <= r1p1 */
56 mov x17, x30
57 bl check_errata_1941498
58 cbz x0, 1f
59
60 /* Set bit 8 in ECTLR_EL1 */
61 mrs x1, CORTEX_A78_CPUECTLR_EL1
62 orr x1, x1, #CORTEX_A78_CPUECTLR_EL1_BIT_8
63 msr CORTEX_A78_CPUECTLR_EL1, x1
64 isb
651:
66 ret x17
67endfunc errata_a78_1941498_wa
68
69func check_errata_1941498
70 /* Check for revision <= r1p1, might need to be updated later. */
71 mov x1, #0x11
72 b cpu_rev_var_ls
73endfunc check_errata_1941498
74
johpow0185ea43d2020-10-07 15:08:01 -050075 /* --------------------------------------------------
76 * Errata Workaround for A78 Erratum 1951500.
77 * This applies to revisions r1p0 and r1p1 of A78.
78 * The issue also exists in r0p0 but there is no fix
79 * in that revision.
80 * Inputs:
81 * x0: variant[4:7] and revision[0:3] of current cpu.
82 * Shall clobber: x0-x17
83 * --------------------------------------------------
84 */
85func errata_a78_1951500_wa
86 /* Compare x0 against revisions r1p0 - r1p1 */
87 mov x17, x30
88 bl check_errata_1951500
89 cbz x0, 1f
90
91 msr S3_6_c15_c8_0, xzr
92 ldr x0, =0x10E3900002
93 msr S3_6_c15_c8_2, x0
94 ldr x0, =0x10FFF00083
95 msr S3_6_c15_c8_3, x0
96 ldr x0, =0x2001003FF
97 msr S3_6_c15_c8_1, x0
98
99 mov x0, #1
100 msr S3_6_c15_c8_0, x0
101 ldr x0, =0x10E3800082
102 msr S3_6_c15_c8_2, x0
103 ldr x0, =0x10FFF00083
104 msr S3_6_c15_c8_3, x0
105 ldr x0, =0x2001003FF
106 msr S3_6_c15_c8_1, x0
107
108 mov x0, #2
109 msr S3_6_c15_c8_0, x0
110 ldr x0, =0x10E3800200
111 msr S3_6_c15_c8_2, x0
112 ldr x0, =0x10FFF003E0
113 msr S3_6_c15_c8_3, x0
114 ldr x0, =0x2001003FF
115 msr S3_6_c15_c8_1, x0
116
117 isb
1181:
119 ret x17
120endfunc errata_a78_1951500_wa
121
122func check_errata_1951500
123 /* Applies to revisions r1p0 and r1p1. */
124 mov x1, #CPU_REV(1, 0)
125 mov x2, #CPU_REV(1, 1)
126 b cpu_rev_var_range
127endfunc check_errata_1951500
128
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200129 /* -------------------------------------------------
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500130 * The CPU Ops reset function for Cortex-A78
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200131 * -------------------------------------------------
132 */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500133func cortex_a78_reset_func
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600134 mov x19, x30
135 bl cpu_get_rev_var
136 mov x18, x0
137
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500138#if ERRATA_A78_1688305
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600139 mov x0, x18
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500140 bl errata_a78_1688305_wa
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600141#endif
142
johpow019131eb82020-10-06 17:55:25 -0500143#if ERRATA_A78_1941498
144 mov x0, x18
145 bl errata_a78_1941498_wa
146#endif
147
johpow0185ea43d2020-10-07 15:08:01 -0500148#if ERRATA_A78_1951500
149 mov x0, x18
150 bl errata_a78_1951500_wa
151#endif
152
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600153#if ENABLE_AMU
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200154 /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
155 mrs x0, actlr_el3
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500156 bic x0, x0, #CORTEX_A78_ACTLR_TAM_BIT
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200157 msr actlr_el3, x0
158
159 /* Make sure accesses from non-secure EL0/EL1 are not trapped to EL2 */
160 mrs x0, actlr_el2
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500161 bic x0, x0, #CORTEX_A78_ACTLR_TAM_BIT
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200162 msr actlr_el2, x0
163
164 /* Enable group0 counters */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500165 mov x0, #CORTEX_A78_AMU_GROUP0_MASK
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200166 msr CPUAMCNTENSET0_EL0, x0
167
168 /* Enable group1 counters */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500169 mov x0, #CORTEX_A78_AMU_GROUP1_MASK
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200170 msr CPUAMCNTENSET1_EL0, x0
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600171#endif
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200172
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600173 isb
174 ret x19
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500175endfunc cortex_a78_reset_func
Balint Dobszaydb2ec852019-07-15 11:46:20 +0200176
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100177 /* ---------------------------------------------
178 * HW will do the cache maintenance while powering down
179 * ---------------------------------------------
180 */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500181func cortex_a78_core_pwr_dwn
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100182 /* ---------------------------------------------
183 * Enable CPU power down bit in power control register
184 * ---------------------------------------------
185 */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500186 mrs x0, CORTEX_A78_CPUPWRCTLR_EL1
187 orr x0, x0, #CORTEX_A78_CPUPWRCTLR_EL1_CORE_PWRDN_EN_BIT
188 msr CORTEX_A78_CPUPWRCTLR_EL1, x0
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100189 isb
190 ret
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500191endfunc cortex_a78_core_pwr_dwn
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100192
193 /*
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500194 * Errata printing function for cortex_a78. Must follow AAPCS.
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100195 */
196#if REPORT_ERRATA
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500197func cortex_a78_errata_report
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600198 stp x8, x30, [sp, #-16]!
199
200 bl cpu_get_rev_var
201 mov x8, x0
202
203 /*
204 * Report all errata. The revision-variant information is passed to
205 * checking functions of each errata.
206 */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500207 report_errata ERRATA_A78_1688305, cortex_a78, 1688305
johpow019131eb82020-10-06 17:55:25 -0500208 report_errata ERRATA_A78_1941498, cortex_a78, 1941498
johpow0185ea43d2020-10-07 15:08:01 -0500209 report_errata ERRATA_A78_1951500, cortex_a78, 1951500
Madhukar Pappireddy4efede72019-12-18 15:56:27 -0600210
211 ldp x8, x30, [sp], #16
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100212 ret
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500213endfunc cortex_a78_errata_report
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100214#endif
215
216 /* ---------------------------------------------
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500217 * This function provides cortex_a78 specific
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100218 * register information for crash reporting.
219 * It needs to return with x6 pointing to
220 * a list of register names in ascii and
221 * x8 - x15 having values of registers to be
222 * reported.
223 * ---------------------------------------------
224 */
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500225.section .rodata.cortex_a78_regs, "aS"
226cortex_a78_regs: /* The ascii list of register names to be reported */
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100227 .asciz "cpuectlr_el1", ""
228
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500229func cortex_a78_cpu_reg_dump
230 adr x6, cortex_a78_regs
231 mrs x8, CORTEX_A78_CPUECTLR_EL1
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100232 ret
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500233endfunc cortex_a78_cpu_reg_dump
Louis Mayencourtf57f1082019-05-14 11:00:45 +0100234
Jimmy Brisson3571fb92020-06-01 10:18:22 -0500235declare_cpu_ops cortex_a78, CORTEX_A78_MIDR, \
236 cortex_a78_reset_func, \
237 cortex_a78_core_pwr_dwn