blob: 7a3ca7177d2f1095b03aa08fe046eb75dd710242 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Madhukar Pappireddy18673672020-01-16 17:35:36 -06002 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
Dan Handley9df48042015-03-19 18:58:55 +00009#include <arch.h>
10#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <common/bl_common.h>
12#include <common/debug.h>
13#include <drivers/console.h>
Ambroise Vincent9660dc12019-07-12 13:47:03 +010014#include <lib/debugfs.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/extensions/ras.h>
16#include <lib/mmio.h>
17#include <lib/utils.h>
18#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000019#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <plat/common/platform.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000021#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022
Dan Handley9df48042015-03-19 18:58:55 +000023/*
24 * Placeholder variables for copying the arguments that have been passed to
Juan Castillo7d199412015-12-14 09:35:25 +000025 * BL31 from BL2.
Dan Handley9df48042015-03-19 18:58:55 +000026 */
27static entry_point_info_t bl32_image_ep_info;
28static entry_point_info_t bl33_image_ep_info;
29
Soby Mathew7823d9e2018-10-14 08:13:44 +010030#if !RESET_TO_BL31
Soby Mathewaf14b462018-06-01 16:53:38 +010031/*
32 * Check that BL31_BASE is above ARM_TB_FW_CONFIG_LIMIT. The reserved page
33 * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
34 */
35CASSERT(BL31_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl31_base_overflows);
Soby Mathew7823d9e2018-10-14 08:13:44 +010036#endif
Dan Handley9df48042015-03-19 18:58:55 +000037
38/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000039#pragma weak bl31_early_platform_setup2
Dan Handley9df48042015-03-19 18:58:55 +000040#pragma weak bl31_platform_setup
41#pragma weak bl31_plat_arch_setup
42#pragma weak bl31_plat_get_next_image_ep_info
Dan Handley9df48042015-03-19 18:58:55 +000043
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010044#define MAP_BL31_TOTAL MAP_REGION_FLAT( \
Soby Mathew7823d9e2018-10-14 08:13:44 +010045 BL31_START, \
46 BL31_END - BL31_START, \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010047 MT_MEMORY | MT_RW | MT_SECURE)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010048#if RECLAIM_INIT_CODE
49IMPORT_SYM(unsigned long, __INIT_CODE_START__, BL_INIT_CODE_BASE);
50IMPORT_SYM(unsigned long, __INIT_CODE_END__, BL_INIT_CODE_END);
51
52#define MAP_BL_INIT_CODE MAP_REGION_FLAT( \
53 BL_INIT_CODE_BASE, \
54 BL_INIT_CODE_END \
55 - BL_INIT_CODE_BASE, \
56 MT_CODE | MT_SECURE)
57#endif
Dan Handley9df48042015-03-19 18:58:55 +000058
Madhukar Pappireddy18673672020-01-16 17:35:36 -060059#if SEPARATE_NOBITS_REGION
60#define MAP_BL31_NOBITS MAP_REGION_FLAT( \
61 BL31_NOBITS_BASE, \
62 BL31_NOBITS_LIMIT \
63 - BL31_NOBITS_BASE, \
64 MT_MEMORY | MT_RW | MT_SECURE)
65
66#endif
Dan Handley9df48042015-03-19 18:58:55 +000067/*******************************************************************************
68 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillo7d199412015-12-14 09:35:25 +000069 * security state specified. BL33 corresponds to the non-secure image type
70 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handley9df48042015-03-19 18:58:55 +000071 * if the image does not exist.
72 ******************************************************************************/
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020073struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Dan Handley9df48042015-03-19 18:58:55 +000074{
75 entry_point_info_t *next_image_info;
76
77 assert(sec_state_is_valid(type));
78 next_image_info = (type == NON_SECURE)
79 ? &bl33_image_ep_info : &bl32_image_ep_info;
80 /*
81 * None of the images on the ARM development platforms can have 0x0
82 * as the entrypoint
83 */
84 if (next_image_info->pc)
85 return next_image_info;
86 else
87 return NULL;
88}
89
90/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +000091 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handley9df48042015-03-19 18:58:55 +000092 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
John Tsichritzisd653d332018-09-14 10:34:57 +010093 * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
Dan Handley9df48042015-03-19 18:58:55 +000094 * done before the MMU is initialized so that the memory layout can be used
95 * while creating page tables. BL2 has flushed this information to memory, so
96 * we are guaranteed to pick up good data.
97 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +010098void __init arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
Soby Mathew7d5a2e72018-01-10 15:59:31 +000099 uintptr_t hw_config, void *plat_params_from_bl2)
Dan Handley9df48042015-03-19 18:58:55 +0000100{
101 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100102 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +0000103
104#if RESET_TO_BL31
Juan Castillo7d199412015-12-14 09:35:25 +0000105 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handley9df48042015-03-19 18:58:55 +0000106 assert(from_bl2 == NULL);
107 assert(plat_params_from_bl2 == NULL);
108
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100109# ifdef BL32_BASE
Juan Castillo7d199412015-12-14 09:35:25 +0000110 /* Populate entry point information for BL32 */
Dan Handley9df48042015-03-19 18:58:55 +0000111 SET_PARAM_HEAD(&bl32_image_ep_info,
112 PARAM_EP,
113 VERSION_1,
114 0);
115 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
116 bl32_image_ep_info.pc = BL32_BASE;
117 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100118# endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000119
Juan Castillo7d199412015-12-14 09:35:25 +0000120 /* Populate entry point information for BL33 */
Dan Handley9df48042015-03-19 18:58:55 +0000121 SET_PARAM_HEAD(&bl33_image_ep_info,
122 PARAM_EP,
123 VERSION_1,
124 0);
125 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000126 * Tell BL31 where the non-trusted software image
Dan Handley9df48042015-03-19 18:58:55 +0000127 * is located and the entry state information
128 */
129 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew4876ae32016-05-09 17:20:10 +0100130
Dan Handley9df48042015-03-19 18:58:55 +0000131 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
132 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
133
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100134# if ARM_LINUX_KERNEL_AS_BL33
135 /*
136 * According to the file ``Documentation/arm64/booting.txt`` of the
137 * Linux kernel tree, Linux expects the physical address of the device
138 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
139 * must be 0.
140 */
141 bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
142 bl33_image_ep_info.args.arg1 = 0U;
143 bl33_image_ep_info.args.arg2 = 0U;
144 bl33_image_ep_info.args.arg3 = 0U;
145# endif
146
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100147#else /* RESET_TO_BL31 */
148
Dan Handley9df48042015-03-19 18:58:55 +0000149 /*
150 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillo7d199412015-12-14 09:35:25 +0000151 * to verify platform parameters from BL2 to BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000152 * In release builds, it's not used.
153 */
154 assert(((unsigned long long)plat_params_from_bl2) ==
155 ARM_BL31_PLAT_PARAM_VAL);
156
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100157 /*
158 * Check params passed from BL2 should not be NULL,
159 */
160 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
161 assert(params_from_bl2 != NULL);
162 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
163 assert(params_from_bl2->h.version >= VERSION_2);
164
165 bl_params_node_t *bl_params = params_from_bl2->head;
166
167 /*
168 * Copy BL33 and BL32 (if present), entry point information.
169 * They are stored in Secure RAM, in BL2's address space.
170 */
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100171 while (bl_params != NULL) {
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100172 if (bl_params->image_id == BL32_IMAGE_ID)
173 bl32_image_ep_info = *bl_params->ep_info;
174
175 if (bl_params->image_id == BL33_IMAGE_ID)
176 bl33_image_ep_info = *bl_params->ep_info;
177
178 bl_params = bl_params->next_params_info;
179 }
180
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100181 if (bl33_image_ep_info.pc == 0U)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100182 panic();
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100183#endif /* RESET_TO_BL31 */
Dan Handley9df48042015-03-19 18:58:55 +0000184}
185
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000186void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
187 u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +0000188{
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000189 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Dan Handley9df48042015-03-19 18:58:55 +0000190
191 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000192 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000193 * No need for locks as no other CPU is active.
194 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000195 plat_arm_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100196
Dan Handley9df48042015-03-19 18:58:55 +0000197 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000198 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100199 * Earlier bootloader stages might already do this (e.g. Trusted
200 * Firmware's BL1 does it) but we can't assume so. There is no harm in
201 * executing this code twice anyway.
Dan Handley9df48042015-03-19 18:58:55 +0000202 * Platform specific PSCI code will enable coherency for other
203 * clusters.
204 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000205 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000206}
207
208/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000209 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handley9df48042015-03-19 18:58:55 +0000210 ******************************************************************************/
211void arm_bl31_platform_setup(void)
212{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000213 /* Initialize the GIC driver, cpu and distributor interfaces */
214 plat_arm_gic_driver_init();
Dan Handley9df48042015-03-19 18:58:55 +0000215 plat_arm_gic_init();
Dan Handley9df48042015-03-19 18:58:55 +0000216
217#if RESET_TO_BL31
218 /*
219 * Do initial security configuration to allow DRAM/device access
220 * (if earlier BL has not already done so).
221 */
222 plat_arm_security_setup();
223
Roberto Vargas550eb082018-01-05 16:00:05 +0000224#if defined(PLAT_ARM_MEM_PROT_ADDR)
225 arm_nor_psci_do_dyn_mem_protect();
226#endif /* PLAT_ARM_MEM_PROT_ADDR */
227
Dan Handley9df48042015-03-19 18:58:55 +0000228#endif /* RESET_TO_BL31 */
229
230 /* Enable and initialize the System level generic timer */
231 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100232 CNTCR_FCREQ(0U) | CNTCR_EN);
Dan Handley9df48042015-03-19 18:58:55 +0000233
234 /* Allow access to the System counter timer module */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100235 arm_configure_sys_timer();
Dan Handley9df48042015-03-19 18:58:55 +0000236
237 /* Initialize power controller before setting up topology */
238 plat_arm_pwrc_setup();
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000239
240#if RAS_EXTENSION
241 ras_init();
242#endif
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100243
244#if USE_DEBUGFS
245 debugfs_init();
246#endif /* USE_DEBUGFS */
Dan Handley9df48042015-03-19 18:58:55 +0000247}
248
Soby Mathew2fd66be2015-12-09 11:38:43 +0000249/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000250 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew2fd66be2015-12-09 11:38:43 +0000251 * standard platforms
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100252 * Perform BL31 platform setup
Soby Mathew2fd66be2015-12-09 11:38:43 +0000253 ******************************************************************************/
254void arm_bl31_plat_runtime_setup(void)
255{
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100256 console_switch_state(CONSOLE_FLAG_RUNTIME);
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100257
Soby Mathew2fd66be2015-12-09 11:38:43 +0000258 /* Initialize the runtime console */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100259 arm_console_runtime_init();
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100260#if RECLAIM_INIT_CODE
261 arm_free_init_memory();
262#endif
Soby Mathew2fd66be2015-12-09 11:38:43 +0000263}
264
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100265#if RECLAIM_INIT_CODE
266/*
267 * Zero out and make RW memory used to store image boot time code so it can
268 * be reclaimed during runtime
269 */
270void arm_free_init_memory(void)
271{
272 int ret = xlat_change_mem_attributes(BL_INIT_CODE_BASE,
273 BL_INIT_CODE_END - BL_INIT_CODE_BASE,
274 MT_RW_DATA);
275
276 if (ret != 0) {
277 ERROR("Could not reclaim initialization code");
278 panic();
279 }
280}
281#endif
282
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100283void __init bl31_platform_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000284{
285 arm_bl31_platform_setup();
286}
287
Soby Mathew2fd66be2015-12-09 11:38:43 +0000288void bl31_plat_runtime_setup(void)
289{
290 arm_bl31_plat_runtime_setup();
291}
292
Dan Handley9df48042015-03-19 18:58:55 +0000293/*******************************************************************************
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100294 * Perform the very early platform specific architectural setup shared between
295 * ARM standard platforms. This only does basic initialization. Later
296 * architectural setup (bl31_arch_setup()) does not do anything platform
297 * specific.
Dan Handley9df48042015-03-19 18:58:55 +0000298 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100299void __init arm_bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000300{
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100301 const mmap_region_t bl_regions[] = {
302 MAP_BL31_TOTAL,
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100303#if RECLAIM_INIT_CODE
304 MAP_BL_INIT_CODE,
305#endif
Madhukar Pappireddy18673672020-01-16 17:35:36 -0600306#if SEPARATE_NOBITS_REGION
307 MAP_BL31_NOBITS,
308#endif
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100309 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100310#if USE_ROMLIB
311 ARM_MAP_ROMLIB_CODE,
312 ARM_MAP_ROMLIB_DATA,
313#endif
Dan Handley9df48042015-03-19 18:58:55 +0000314#if USE_COHERENT_MEM
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100315 ARM_MAP_BL_COHERENT_RAM,
Dan Handley9df48042015-03-19 18:58:55 +0000316#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100317 {0}
318 };
319
Roberto Vargas344ff022018-10-19 16:44:18 +0100320 setup_page_tables(bl_regions, plat_arm_get_mmap());
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100321
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100322 enable_mmu_el3(0);
Roberto Vargase3adc372018-05-23 09:27:06 +0100323
324 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000325}
326
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100327void __init bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000328{
329 arm_bl31_plat_arch_setup();
330}