blob: ae2e96f0ed03757eef4aaf795f659e3a524a699b [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Jayanth Dodderi Chidanand1c3dda82025-03-13 10:52:46 +00002 * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaz05fdb832018-10-25 16:53:04 +01006#ifndef PLAT_ARM_H
7#define PLAT_ARM_H
Dan Handley9df48042015-03-19 18:58:55 +00008
Louis Mayencourt70d7c092020-01-29 11:42:31 +00009#include <stdbool.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011
Harrison Mutai91ce7c92023-12-01 15:50:00 +000012#include <common/desc_image_load.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <drivers/arm/tzc_common.h>
14#include <lib/bakery_lock.h>
15#include <lib/cassert.h>
16#include <lib/el3_runtime/cpu_data.h>
Rohit Mathewf085b872023-12-20 17:29:18 +000017#include <lib/gpt_rme/gpt_rme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <lib/spinlock.h>
Harrison Mutai91ce7c92023-12-01 15:50:00 +000019#include <lib/transfer_list.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <lib/utils_def.h>
21#include <lib/xlat_tables/xlat_tables_compat.h>
Dan Handley9df48042015-03-19 18:58:55 +000022
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010023/*******************************************************************************
24 * Forward declarations
25 ******************************************************************************/
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010026struct meminfo;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010027struct image_info;
Soby Mathew96a1c6b2018-01-15 14:45:33 +000028struct bl_params;
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010029
Summer Qin5ce394c2018-03-12 11:28:26 +080030typedef struct arm_tzc_regions_info {
31 unsigned long long base;
32 unsigned long long end;
Antonio Nino Diaz5f475792018-10-15 14:58:11 +010033 unsigned int sec_attr;
Summer Qin5ce394c2018-03-12 11:28:26 +080034 unsigned int nsaid_permissions;
35} arm_tzc_regions_info_t;
36
Rohit Mathewf085b872023-12-20 17:29:18 +000037typedef struct arm_gpt_info {
38 pas_region_t *pas_region_base;
39 unsigned int pas_region_count;
40 uintptr_t l0_base;
41 uintptr_t l1_base;
42 size_t l0_size;
43 size_t l1_size;
44 gpccr_pps_e pps;
45 gpccr_pgs_e pgs;
46} arm_gpt_info_t;
47
Summer Qin5ce394c2018-03-12 11:28:26 +080048/*******************************************************************************
49 * Default mapping definition of the TrustZone Controller for ARM standard
50 * platforms.
51 * Configure:
52 * - Region 0 with no access;
53 * - Region 1 with secure access only;
54 * - the remaining DRAM regions access from the given Non-Secure masters.
55 ******************************************************************************/
Manish V Badarkhe19c72182023-09-01 07:54:33 +010056
57#if ENABLE_RME
58#define ARM_TZC_RME_REGIONS_DEF \
59 {ARM_AP_TZC_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, TZC_REGION_S_RDWR, 0},\
60 {ARM_EL3_TZC_DRAM1_BASE, ARM_L1_GPT_END, TZC_REGION_S_RDWR, 0}, \
61 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
62 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
63 /* Realm and Shared area share the same PAS */ \
64 {ARM_REALM_BASE, ARM_EL3_RMM_SHARED_END, ARM_TZC_NS_DRAM_S_ACCESS, \
65 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
66 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
67 PLAT_ARM_TZC_NS_DEV_ACCESS}
68#endif
69
Nishant Sharmae78ef3d2023-10-12 10:37:54 +010070#if SPM_MM || (SPMC_AT_EL3 && SPMC_AT_EL3_SEL0_SP)
Summer Qin5ce394c2018-03-12 11:28:26 +080071#define ARM_TZC_REGIONS_DEF \
Summer Qin5ce394c2018-03-12 11:28:26 +080072 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
73 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
Olivier Deprez49c3dd02024-06-11 14:50:12 +020074 {ARM_AP_TZC_DRAM1_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE - 1), \
75 TZC_REGION_S_RDWR, 0}, \
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +010076 {PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE + \
Olivier Deprez49c3dd02024-06-11 14:50:12 +020077 PLAT_SP_IMAGE_NS_BUF_SIZE - 1), TZC_REGION_S_NONE, \
78 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
79 {PLAT_SP_IMAGE_STACK_BASE, ARM_EL3_TZC_DRAM1_END, \
80 TZC_REGION_S_RDWR, 0}, \
81 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
Summer Qin5ce394c2018-03-12 11:28:26 +080082 PLAT_ARM_TZC_NS_DEV_ACCESS}
83
Zelalem Awekec43c5632021-07-12 23:41:05 -050084#elif ENABLE_RME
Manish V Badarkhe19c72182023-09-01 07:54:33 +010085#if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \
86MEASURED_BOOT
87#define ARM_TZC_REGIONS_DEF \
88 ARM_TZC_RME_REGIONS_DEF, \
89 {ARM_EVENT_LOG_DRAM1_BASE, ARM_EVENT_LOG_DRAM1_END, \
90 TZC_REGION_S_RDWR, 0}
91#else
92#define ARM_TZC_REGIONS_DEF \
93 ARM_TZC_RME_REGIONS_DEF
94#endif
Zelalem Awekec43c5632021-07-12 23:41:05 -050095
Summer Qin5ce394c2018-03-12 11:28:26 +080096#else
97#define ARM_TZC_REGIONS_DEF \
Zelalem Awekec43c5632021-07-12 23:41:05 -050098 {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
Summer Qin5ce394c2018-03-12 11:28:26 +080099 TZC_REGION_S_RDWR, 0}, \
100 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
101 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
102 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
103 PLAT_ARM_TZC_NS_DEV_ACCESS}
104#endif
105
Chris Kay2b54c0c2018-05-09 15:46:07 +0100106#define ARM_CASSERT_MMAP \
107 CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
108 assert_plat_arm_mmap_mismatch); \
109 CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS) \
110 <= MAX_MMAP_REGIONS, \
Dan Handley9df48042015-03-19 18:58:55 +0000111 assert_max_mmap_regions);
112
Roberto Vargase3adc372018-05-23 09:27:06 +0100113void arm_setup_romlib(void);
114
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700115#if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32))
Dan Handley9df48042015-03-19 18:58:55 +0000116/*
117 * Use this macro to instantiate lock before it is used in below
118 * arm_lock_xxx() macros
119 */
Sandrine Bailleuxceb258e2018-07-11 13:59:18 +0200120#define ARM_INSTANTIATE_LOCK static DEFINE_BAKERY_LOCK(arm_lock)
Soby Mathewea26bad2016-11-14 12:25:45 +0000121#define ARM_LOCK_GET_INSTANCE (&arm_lock)
Roberto Vargas00996942017-11-13 13:41:58 +0000122
123#if !HW_ASSISTED_COHERENCY
124#define ARM_SCMI_INSTANTIATE_LOCK DEFINE_BAKERY_LOCK(arm_scmi_lock)
125#else
126#define ARM_SCMI_INSTANTIATE_LOCK spinlock_t arm_scmi_lock
127#endif
128#define ARM_SCMI_LOCK_GET_INSTANCE (&arm_scmi_lock)
129
Dan Handley9df48042015-03-19 18:58:55 +0000130/*
131 * These are wrapper macros to the Coherent Memory Bakery Lock API.
132 */
133#define arm_lock_init() bakery_lock_init(&arm_lock)
134#define arm_lock_get() bakery_lock_get(&arm_lock)
135#define arm_lock_release() bakery_lock_release(&arm_lock)
136
137#else
138
Dan Handley9df48042015-03-19 18:58:55 +0000139/*
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000140 * Empty macros for all other BL stages other than BL31 and BL32
Dan Handley9df48042015-03-19 18:58:55 +0000141 */
Jeenu Viswambharan749d25b2017-08-23 14:12:59 +0100142#define ARM_INSTANTIATE_LOCK static int arm_lock __unused
Soby Mathewea26bad2016-11-14 12:25:45 +0000143#define ARM_LOCK_GET_INSTANCE 0
Dan Handley9df48042015-03-19 18:58:55 +0000144#define arm_lock_init()
145#define arm_lock_get()
146#define arm_lock_release()
147
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700148#endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */
Dan Handley9df48042015-03-19 18:58:55 +0000149
Harrison Mutai83a5c892024-12-16 13:05:48 +0000150#ifdef __aarch64__
151#define TL_TAG_EXEC_EP_INFO TL_TAG_EXEC_EP_INFO64
152#define TL_TAG_SRAM_LAYOUT TL_TAG_SRAM_LAYOUT64
153#else
154#define TL_TAG_EXEC_EP_INFO TL_TAG_EXEC_EP_INFO32
155#define TL_TAG_SRAM_LAYOUT TL_TAG_SRAM_LAYOUT32
156#endif
157
Soby Mathew7799cf72015-04-16 14:49:09 +0100158#if ARM_RECOM_STATE_ID_ENC
159/*
160 * Macros used to parse state information from State-ID if it is using the
161 * recommended encoding for State-ID.
162 */
163#define ARM_LOCAL_PSTATE_WIDTH 4
164#define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
165
Jayanth Dodderi Chidanand1d6c0e82024-01-29 15:23:48 +0000166/* Last in Level for the OS-initiated */
Wing Li05364b92023-01-26 18:33:43 -0800167#define ARM_LAST_AT_PLVL_MASK (ARM_LOCAL_PSTATE_MASK << \
168 (ARM_LOCAL_PSTATE_WIDTH * \
169 (PLAT_MAX_PWR_LVL + 1)))
Wing Li05364b92023-01-26 18:33:43 -0800170
Soby Mathew7799cf72015-04-16 14:49:09 +0100171/* Macros to construct the composite power state */
172
173/* Make composite power state parameter till power level 0 */
174#if PSCI_EXTENDED_STATE_ID
175
176#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
177 (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
178#else
179#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
180 (((lvl0_state) << PSTATE_ID_SHIFT) | \
181 ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
182 ((type) << PSTATE_TYPE_SHIFT))
183#endif /* __PSCI_EXTENDED_STATE_ID__ */
184
185/* Make composite power state parameter till power level 1 */
186#define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
187 (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
188 arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
189
Soby Mathewa869de12015-05-08 10:18:59 +0100190/* Make composite power state parameter till power level 2 */
191#define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
192 (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
193 arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
194
Soby Mathew7799cf72015-04-16 14:49:09 +0100195#endif /* __ARM_RECOM_STATE_ID_ENC__ */
196
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000197/* ARM State switch error codes */
198#define STATE_SW_E_PARAM (-2)
199#define STATE_SW_E_DENIED (-3)
Dan Handley9df48042015-03-19 18:58:55 +0000200
Max Shvetsov06dba292019-12-06 11:50:12 +0000201/* plat_get_rotpk_info() flags */
laurenw-arm02169532023-08-15 14:57:56 -0500202#define ARM_ROTPK_REGS_ID 1
203#define ARM_ROTPK_DEVEL_RSA_ID 2
204#define ARM_ROTPK_DEVEL_ECDSA_ID 3
laurenw-arm055199b2022-10-28 11:26:32 -0500205#define ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID 4
laurenw-arm02169532023-08-15 14:57:56 -0500206#define ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID 5
207
208#define ARM_USE_DEVEL_ROTPK \
209 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_RSA_ID) || \
210 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_ECDSA_ID) || \
211 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID) || \
212 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID)
Manish V Badarkhef809c6e2020-02-22 08:43:00 +0000213
Dan Handley9df48042015-03-19 18:58:55 +0000214/* IO storage utility functions */
Louis Mayencourt7d24ce12020-01-29 14:43:06 +0000215int arm_io_setup(void);
Dan Handley9df48042015-03-19 18:58:55 +0000216
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000217/* Set image specification in IO block policy */
Manish V Badarkhed2f0a7a2021-06-25 23:43:33 +0100218int arm_set_image_source(unsigned int image_id, const char *part_name,
219 uintptr_t *dev_handle, uintptr_t *image_spec);
220void arm_set_fip_addr(uint32_t active_fw_bank_idx);
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000221
Dan Handley9df48042015-03-19 18:58:55 +0000222/* Security utility functions */
Suyash Pathakb71a9e62020-02-04 13:55:20 +0530223void arm_tzc400_setup(uintptr_t tzc_base,
224 const arm_tzc_regions_info_t *tzc_regions);
Vikram Kanigiri510d87b2016-01-29 12:32:58 +0000225struct tzc_dmc500_driver_data;
Summer Qin5ce394c2018-03-12 11:28:26 +0800226void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
227 const arm_tzc_regions_info_t *tzc_regions);
Dan Handley9df48042015-03-19 18:58:55 +0000228
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100229/* Console utility functions */
230void arm_console_boot_init(void);
231void arm_console_boot_end(void);
232void arm_console_runtime_init(void);
233void arm_console_runtime_end(void);
234
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100235/* Systimer utility function */
236void arm_configure_sys_timer(void);
237
Dan Handley9df48042015-03-19 18:58:55 +0000238/* PM utility functions */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100239int arm_validate_power_state(unsigned int power_state,
240 psci_power_state_t *req_state);
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100241int arm_validate_psci_entrypoint(uintptr_t entrypoint);
Soby Mathew0d9e8522015-07-15 13:36:24 +0100242int arm_validate_ns_entrypoint(uintptr_t entrypoint);
Soby Mathew9ca28062017-10-11 16:08:58 +0100243void arm_system_pwr_domain_save(void);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100244void arm_system_pwr_domain_resume(void);
Roberto Vargas1a6eed32018-02-12 12:36:17 +0000245int arm_psci_read_mem_protect(int *enabled);
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100246int arm_nor_psci_write_mem_protect(int val);
Roberto Vargas550eb082018-01-05 16:00:05 +0000247void arm_nor_psci_do_static_mem_protect(void);
248void arm_nor_psci_do_dyn_mem_protect(void);
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100249int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100250
251/* Topology utility function */
252int arm_check_mpidr(u_register_t mpidr);
Dan Handley9df48042015-03-19 18:58:55 +0000253
254/* BL1 utility functions */
255void arm_bl1_early_platform_setup(void);
256void arm_bl1_platform_setup(void);
257void arm_bl1_plat_arch_setup(void);
258
259/* BL2 utility functions */
Jayanth Dodderi Chidanand1c3dda82025-03-13 10:52:46 +0000260void arm_bl2_early_platform_setup(u_register_t arg0, u_register_t arg1,
261 u_register_t arg2, u_register_t arg3);
Dan Handley9df48042015-03-19 18:58:55 +0000262void arm_bl2_platform_setup(void);
263void arm_bl2_plat_arch_setup(void);
264uint32_t arm_get_spsr_for_bl32_entry(void);
265uint32_t arm_get_spsr_for_bl33_entry(void);
Ambroise Vincentb237bca2019-02-13 15:58:00 +0000266int arm_bl2_plat_handle_post_image_load(unsigned int image_id);
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000267int arm_bl2_handle_post_image_load(unsigned int image_id);
Sathees Balya90950092018-11-15 14:22:30 +0000268struct bl_params *arm_get_next_bl_params(void);
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000269void arm_bl2_setup_next_ep_info(bl_mem_params_node_t *next_param_node);
Dan Handley9df48042015-03-19 18:58:55 +0000270
Roberto Vargas52207802017-11-17 13:22:18 +0000271/* BL2 at EL3 functions */
272void arm_bl2_el3_early_platform_setup(void);
273void arm_bl2_el3_plat_arch_setup(void);
Divin Rajaad650e2024-04-04 10:16:14 +0100274#if ARM_FW_CONFIG_LOAD_ENABLE
275void arm_bl2_el3_plat_config_load(void);
276#endif /* ARM_FW_CONFIG_LOAD_ENABLE */
Roberto Vargas52207802017-11-17 13:22:18 +0000277
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100278/* BL2U utility functions */
279void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
280 void *plat_info);
281void arm_bl2u_platform_setup(void);
282void arm_bl2u_plat_arch_setup(void);
283
Juan Castillo7d199412015-12-14 09:35:25 +0000284/* BL31 utility functions */
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000285void arm_bl31_early_platform_setup(u_register_t arg0, u_register_t arg1,
286 u_register_t arg2, u_register_t arg3);
Dan Handley9df48042015-03-19 18:58:55 +0000287void arm_bl31_platform_setup(void);
Soby Mathew2fd66be2015-12-09 11:38:43 +0000288void arm_bl31_plat_runtime_setup(void);
Dan Handley9df48042015-03-19 18:58:55 +0000289void arm_bl31_plat_arch_setup(void);
290
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000291/* Firmware Handoff utility functions */
292void arm_transfer_list_dyn_cfg_init(struct transfer_list_header *secure_tl);
293void arm_transfer_list_populate_ep_info(bl_mem_params_node_t *next_param_node,
Harrison Mutai32a5dbc2024-07-12 14:23:02 +0000294 struct transfer_list_header *secure_tl);
Harrison Mutaid86a5ab2024-05-28 14:35:41 +0000295void arm_transfer_list_copy_hw_config(struct transfer_list_header *secure_tl,
296 struct transfer_list_header *ns_tl);
297struct transfer_list_entry *
298arm_transfer_list_set_heap_info(struct transfer_list_header *tl);
299void arm_transfer_list_get_heap_info(void **heap_addr, size_t *heap_size);
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000300
Dan Handley9df48042015-03-19 18:58:55 +0000301/* TSP utility functions */
302void arm_tsp_early_platform_setup(void);
303
Soby Mathew7b754182016-07-11 14:15:27 +0100304/* SP_MIN utility functions */
Harrison Mutai224a8a32025-03-13 18:20:14 +0000305void arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
306 u_register_t arg2, u_register_t arg3);
Dimitris Papastamos52323b02017-06-07 13:45:41 +0100307void arm_sp_min_plat_runtime_setup(void);
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600308void arm_sp_min_plat_arch_setup(void);
Soby Mathew7b754182016-07-11 14:15:27 +0100309
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100310/* FIP TOC validity check */
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000311bool arm_io_is_toc_valid(void);
Dan Handley9df48042015-03-19 18:58:55 +0000312
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000313/* Utility functions for Dynamic Config */
Chris Kayf3c0fe12024-02-06 16:03:24 +0000314
John Tsichritzisc34341a2018-07-30 13:41:52 +0100315void arm_bl1_set_mbedtls_heap(void);
316int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000317
Chris Kayf3c0fe12024-02-06 16:03:24 +0000318#if IMAGE_BL2
319void arm_bl2_dyn_cfg_init(void);
320#endif /* IMAGE_BL2 */
321
Alexei Fedorov25d7c882020-03-20 18:38:55 +0000322#if MEASURED_BOOT
Tamas Banf879bf12023-06-12 11:26:28 +0200323#if DICE_PROTECTION_ENVIRONMENT
324int arm_set_nt_fw_info(int *ctx_handle);
325int arm_set_tb_fw_info(int *ctx_handle);
326int arm_get_tb_fw_info(int *ctx_handle);
327#else
328/* Specific to event log backend */
Manish V Badarkhe7ca9d652021-09-14 22:41:46 +0100329int arm_set_tos_fw_info(uintptr_t log_addr, size_t log_size);
330int arm_set_nt_fw_info(
Alexei Fedorovc7176172020-07-13 12:11:05 +0100331/*
332 * Currently OP-TEE does not support reading DTBs from Secure memory
333 * and this option should be removed when feature is supported.
334 */
335#ifdef SPD_opteed
336 uintptr_t log_addr,
Alexei Fedorov25d7c882020-03-20 18:38:55 +0000337#endif
Alexei Fedorovc7176172020-07-13 12:11:05 +0100338 size_t log_size, uintptr_t *ns_log_addr);
Manish V Badarkhe6e6df442023-03-20 14:58:06 +0000339int arm_set_tb_fw_info(uintptr_t log_addr, size_t log_size,
340 size_t log_max_size);
341int arm_get_tb_fw_info(uint64_t *log_addr, size_t *log_size,
342 size_t *log_max_size);
Tamas Banf879bf12023-06-12 11:26:28 +0200343#endif /* DICE_PROTECTION_ENVIRONMENT */
Alexei Fedorovc7176172020-07-13 12:11:05 +0100344#endif /* MEASURED_BOOT */
Alexei Fedorov25d7c882020-03-20 18:38:55 +0000345
Dan Handley9df48042015-03-19 18:58:55 +0000346/*
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100347 * Free the memory storing initialization code only used during an images boot
348 * time so it can be reclaimed for runtime data
349 */
350void arm_free_init_memory(void);
351
352/*
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000353 * Make the higher level translation tables read-only
354 */
355void arm_xlat_make_tables_readonly(void);
356
357/*
Dan Handley9df48042015-03-19 18:58:55 +0000358 * Mandatory functions required in ARM standard platforms
359 */
Soby Mathew47e43f22016-02-01 14:04:34 +0000360unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000361void plat_arm_gic_driver_init(void);
Dan Handley9df48042015-03-19 18:58:55 +0000362void plat_arm_gic_init(void);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000363void plat_arm_gic_cpuif_enable(void);
364void plat_arm_gic_cpuif_disable(void);
Jeenu Viswambharan78132c92016-12-09 11:12:34 +0000365void plat_arm_gic_redistif_on(void);
366void plat_arm_gic_redistif_off(void);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000367void plat_arm_gic_pcpu_init(void);
Soby Mathew9ca28062017-10-11 16:08:58 +0100368void plat_arm_gic_save(void);
369void plat_arm_gic_resume(void);
Dan Handley9df48042015-03-19 18:58:55 +0000370void plat_arm_security_setup(void);
371void plat_arm_pwrc_setup(void);
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000372void plat_arm_interconnect_init(void);
373void plat_arm_interconnect_enter_coherency(void);
374void plat_arm_interconnect_exit_coherency(void);
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100375void plat_arm_program_trusted_mailbox(uintptr_t address);
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000376bool plat_arm_bl1_fwu_needed(void);
Jagdish Gediya16a0f1c2024-02-02 06:01:44 +0000377int plat_arm_ni_setup(uintptr_t global_cfg);
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100378__dead2 void plat_arm_error_handler(int err);
Manish V Badarkhefcfe4312022-07-12 21:48:04 +0100379__dead2 void plat_arm_system_reset(void);
Dan Handley9df48042015-03-19 18:58:55 +0000380
Vijayenthiran Subramaniam2dfa7642019-10-11 14:01:25 +0530381/*
Max Shvetsov06dba292019-12-06 11:50:12 +0000382 * Optional functions in ARM standard platforms
Vijayenthiran Subramaniam2dfa7642019-10-11 14:01:25 +0530383 */
384void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames);
Sandrine Bailleux7b7a41c2020-02-06 14:34:44 +0100385int arm_get_rotpk_info(void *cookie, void **key_ptr, unsigned int *key_len,
Max Shvetsov06dba292019-12-06 11:50:12 +0000386 unsigned int *flags);
387int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len,
388 unsigned int *flags);
389int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len,
390 unsigned int *flags);
391int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len,
392 unsigned int *flags);
Vijayenthiran Subramaniam2dfa7642019-10-11 14:01:25 +0530393
Summer Qin93c812f2017-02-28 16:46:17 +0000394#if ARM_PLAT_MT
395unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
396#endif
397
Arvind Ram Prakash51f11f82024-04-25 18:36:01 -0500398unsigned int plat_cluster_id_by_mpidr(u_register_t mpidr);
399
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100400/*
401 * This function is called after loading SCP_BL2 image and it is used to perform
402 * any platform-specific actions required to handle the SCP firmware.
403 */
404int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100405
Dan Handley9df48042015-03-19 18:58:55 +0000406/*
407 * Optional functions required in ARM standard platforms
408 */
409void plat_arm_io_setup(void);
410int plat_arm_get_alt_image_source(
Juan Castillo3a66aca2015-04-13 17:36:19 +0100411 unsigned int image_id,
412 uintptr_t *dev_handle,
413 uintptr_t *image_spec);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100414unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
Vikram Kanigiri07035432015-11-12 18:52:34 +0000415const mmap_region_t *plat_arm_get_mmap(void);
Dan Handley9df48042015-03-19 18:58:55 +0000416
Rohit Mathewf085b872023-12-20 17:29:18 +0000417const arm_gpt_info_t *plat_arm_get_gpt_info(void);
Rohit Mathewf6f02da2024-01-21 22:49:08 +0000418void arm_gpt_setup(void);
Rohit Mathewf085b872023-12-20 17:29:18 +0000419
Soby Mathew0b4c5a32016-10-21 17:51:22 +0100420/* Allow platform to override psci_pm_ops during runtime */
421const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);
422
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000423/* Execution state switch in ARM platforms */
424int arm_execution_state_switch(unsigned int smc_fid,
425 uint32_t pc_hi,
426 uint32_t pc_lo,
427 uint32_t cookie_hi,
428 uint32_t cookie_lo,
429 void *handle);
430
Soby Mathew6d07e672018-03-01 10:53:33 +0000431/* Optional functions for SP_MIN */
432void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
433 u_register_t arg2, u_register_t arg3);
434
Roberto Vargas2ca18d92018-02-12 12:36:17 +0000435/* global variables */
436extern plat_psci_ops_t plat_arm_psci_pm_ops;
437extern const mmap_region_t plat_arm_mmap[];
Jeenu Viswambharan4542cfe2018-07-19 08:03:46 +0100438extern const unsigned int arm_pm_idle_states[];
Harrison Mutaide61e202024-09-23 11:15:12 +0000439extern struct transfer_list_header *secure_tl;
Roberto Vargas2ca18d92018-02-12 12:36:17 +0000440
Aditya Angadi20b48412019-04-16 11:29:14 +0530441/* secure watchdog */
442void plat_arm_secure_wdt_start(void);
443void plat_arm_secure_wdt_stop(void);
Madhukar Pappireddye108df22023-03-22 15:40:40 -0500444void plat_arm_secure_wdt_refresh(void);
Aditya Angadi20b48412019-04-16 11:29:14 +0530445
Manish V Badarkhef809c6e2020-02-22 08:43:00 +0000446/* Get SOC-ID of ARM platform */
447uint32_t plat_arm_get_soc_id(void);
448
Antonio Nino Diaz05fdb832018-10-25 16:53:04 +0100449#endif /* PLAT_ARM_H */