blob: d9490672eb470c1a3b53a6433907be41dbe6320d [file] [log] [blame]
Soby Mathew991d42c2015-06-29 16:30:12 +01001/*
dp-arm66abfbe2017-01-31 13:01:04 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Soby Mathew991d42c2015-06-29 16:30:12 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathew991d42c2015-06-29 16:30:12 +01005 */
6
Soby Mathew991d42c2015-06-29 16:30:12 +01007#include <arch.h>
8#include <arch_helpers.h>
Isla Mitchell99305012017-07-11 14:54:08 +01009#include <assert.h>
10#include <bl_common.h>
Soby Mathew991d42c2015-06-29 16:30:12 +010011#include <context.h>
12#include <context_mgmt.h>
13#include <cpu_data.h>
14#include <debug.h>
15#include <platform.h>
dp-arm3cac7862016-09-19 11:18:44 +010016#include <pmf.h>
17#include <runtime_instr.h>
Soby Mathew991d42c2015-06-29 16:30:12 +010018#include <stddef.h>
19#include "psci_private.h"
20
Soby Mathew991d42c2015-06-29 16:30:12 +010021/*******************************************************************************
Soby Mathew85dbf5a2015-04-07 12:16:56 +010022 * This function does generic and platform specific operations after a wake-up
23 * from standby/retention states at multiple power levels.
Soby Mathew991d42c2015-06-29 16:30:12 +010024 ******************************************************************************/
Soby Mathew85dbf5a2015-04-07 12:16:56 +010025static void psci_suspend_to_standby_finisher(unsigned int cpu_idx,
Soby Mathew85dbf5a2015-04-07 12:16:56 +010026 unsigned int end_pwrlvl)
Soby Mathew991d42c2015-06-29 16:30:12 +010027{
Achin Gupta9b2bf252016-06-28 16:46:15 +010028 psci_power_state_t state_info;
29
Soby Mathew85dbf5a2015-04-07 12:16:56 +010030 psci_acquire_pwr_domain_locks(end_pwrlvl,
31 cpu_idx);
Soby Mathew991d42c2015-06-29 16:30:12 +010032
Soby Mathew85dbf5a2015-04-07 12:16:56 +010033 /*
Achin Gupta9b2bf252016-06-28 16:46:15 +010034 * Find out which retention states this CPU has exited from until the
35 * 'end_pwrlvl'. The exit retention state could be deeper than the entry
36 * state as a result of state coordination amongst other CPUs post wfi.
37 */
38 psci_get_target_local_pwr_states(end_pwrlvl, &state_info);
39
Soby Mathew8336f682017-10-16 15:19:31 +010040#if ENABLE_PSCI_STAT
41 plat_psci_stat_accounting_stop(&state_info);
42 psci_stats_update_pwr_up(end_pwrlvl, &state_info);
43#endif
44
Achin Gupta9b2bf252016-06-28 16:46:15 +010045 /*
Soby Mathew85dbf5a2015-04-07 12:16:56 +010046 * Plat. management: Allow the platform to do operations
47 * on waking up from retention.
48 */
Achin Gupta9b2bf252016-06-28 16:46:15 +010049 psci_plat_pm_ops->pwr_domain_suspend_finish(&state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +010050
Soby Mathew85dbf5a2015-04-07 12:16:56 +010051 /*
52 * Set the requested and target state of this CPU and all the higher
53 * power domain levels for this CPU to run.
54 */
55 psci_set_pwr_domains_to_run(end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010056
Soby Mathew85dbf5a2015-04-07 12:16:56 +010057 psci_release_pwr_domain_locks(end_pwrlvl,
58 cpu_idx);
Soby Mathew991d42c2015-06-29 16:30:12 +010059}
60
61/*******************************************************************************
Soby Mathew85dbf5a2015-04-07 12:16:56 +010062 * This function does generic and platform specific suspend to power down
63 * operations.
Soby Mathew991d42c2015-06-29 16:30:12 +010064 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +010065static void psci_suspend_to_pwrdown_start(unsigned int end_pwrlvl,
Soby Mathew85dbf5a2015-04-07 12:16:56 +010066 entry_point_info_t *ep,
67 psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +010068{
Achin Gupta9a0ff9b2015-09-07 20:43:27 +010069 unsigned int max_off_lvl = psci_find_max_off_lvl(state_info);
70
Soby Mathew85dbf5a2015-04-07 12:16:56 +010071 /* Save PSCI target power level for the suspend finisher handler */
72 psci_set_suspend_pwrlvl(end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010073
Soby Mathew85dbf5a2015-04-07 12:16:56 +010074 /*
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000075 * Flush the target power level as it might be accessed on power up with
Soby Mathew85dbf5a2015-04-07 12:16:56 +010076 * Data cache disabled.
77 */
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000078 psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010079
Soby Mathew85dbf5a2015-04-07 12:16:56 +010080 /*
81 * Call the cpu suspend handler registered by the Secure Payload
82 * Dispatcher to let it do any book-keeping. If the handler encounters an
83 * error, it's expected to assert within
84 */
85 if (psci_spd_pm && psci_spd_pm->svc_suspend)
Achin Gupta9a0ff9b2015-09-07 20:43:27 +010086 psci_spd_pm->svc_suspend(max_off_lvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010087
Varun Wadekarae87f4b2017-07-10 16:02:05 -070088#if !HW_ASSISTED_COHERENCY
89 /*
90 * Plat. management: Allow the platform to perform any early
91 * actions required to power down the CPU. This might be useful for
92 * HW_ASSISTED_COHERENCY = 0 platforms that can safely perform these
93 * actions with data caches enabled.
94 */
95 if (psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early)
96 psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early(state_info);
97#endif
98
Soby Mathew85dbf5a2015-04-07 12:16:56 +010099 /*
100 * Store the re-entry information for the non-secure world.
101 */
102 cm_init_my_context(ep);
Soby Mathew991d42c2015-06-29 16:30:12 +0100103
dp-arm2d92de62016-11-15 13:25:30 +0000104#if ENABLE_RUNTIME_INSTRUMENTATION
105
106 /*
107 * Flush cache line so that even if CPU power down happens
108 * the timestamp update is reflected in memory.
109 */
110 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
111 RT_INSTR_ENTER_CFLUSH,
112 PMF_CACHE_MAINT);
113#endif
114
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100115 /*
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000116 * Arch. management. Initiate power down sequence.
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100117 * TODO : Introduce a mechanism to query the cache level to flush
118 * and the cpu-ops power down to perform from the platform.
119 */
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000120 psci_do_pwrdown_sequence(max_off_lvl);
dp-arm2d92de62016-11-15 13:25:30 +0000121
122#if ENABLE_RUNTIME_INSTRUMENTATION
123 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
124 RT_INSTR_EXIT_CFLUSH,
125 PMF_NO_CACHE_MAINT);
126#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100127}
128
129/*******************************************************************************
Soby Mathew991d42c2015-06-29 16:30:12 +0100130 * Top level handler which is called when a cpu wants to suspend its execution.
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100131 * It is assumed that along with suspending the cpu power domain, power domains
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100132 * at higher levels until the target power level will be suspended as well. It
133 * coordinates with the platform to negotiate the target state for each of
134 * the power domain level till the target power domain level. It then performs
135 * generic, architectural, platform setup and state management required to
136 * suspend that power domain level and power domain levels below it.
137 * e.g. For a cpu that's to be suspended, it could mean programming the
138 * power controller whereas for a cluster that's to be suspended, it will call
139 * the platform specific code which will disable coherency at the interconnect
140 * level if the cpu is the last in the cluster and also the program the power
141 * controller.
Soby Mathew991d42c2015-06-29 16:30:12 +0100142 *
143 * All the required parameter checks are performed at the beginning and after
Soby Mathew6b8b3022015-06-30 11:00:24 +0100144 * the state transition has been done, no further error is expected and it is
145 * not possible to undo any of the actions taken beyond that point.
Soby Mathew991d42c2015-06-29 16:30:12 +0100146 ******************************************************************************/
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100147void psci_cpu_suspend_start(entry_point_info_t *ep,
Soby Mathew011ca182015-07-29 17:05:03 +0100148 unsigned int end_pwrlvl,
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100149 psci_power_state_t *state_info,
150 unsigned int is_power_down_state)
Soby Mathew991d42c2015-06-29 16:30:12 +0100151{
152 int skip_wfi = 0;
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100153 unsigned int idx = plat_my_core_pos();
Soby Mathew991d42c2015-06-29 16:30:12 +0100154
155 /*
156 * This function must only be called on platforms where the
157 * CPU_SUSPEND platform hooks have been implemented.
158 */
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100159 assert(psci_plat_pm_ops->pwr_domain_suspend &&
160 psci_plat_pm_ops->pwr_domain_suspend_finish);
Soby Mathew991d42c2015-06-29 16:30:12 +0100161
162 /*
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100163 * This function acquires the lock corresponding to each power
Soby Mathew991d42c2015-06-29 16:30:12 +0100164 * level so that by the time all locks are taken, the system topology
165 * is snapshot and state management can be done safely.
166 */
Soby Mathew9d754f62015-04-08 17:42:06 +0100167 psci_acquire_pwr_domain_locks(end_pwrlvl,
168 idx);
Soby Mathew991d42c2015-06-29 16:30:12 +0100169
170 /*
171 * We check if there are any pending interrupts after the delay
172 * introduced by lock contention to increase the chances of early
173 * detection that a wake-up interrupt has fired.
174 */
175 if (read_isr_el1()) {
176 skip_wfi = 1;
177 goto exit;
178 }
179
180 /*
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100181 * This function is passed the requested state info and
182 * it returns the negotiated state info for each power level upto
183 * the end level specified.
Soby Mathew991d42c2015-06-29 16:30:12 +0100184 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100185 psci_do_state_coordination(end_pwrlvl, state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100186
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100187#if ENABLE_PSCI_STAT
188 /* Update the last cpu for each level till end_pwrlvl */
189 psci_stats_update_pwr_down(end_pwrlvl, state_info);
190#endif
191
Sandrine Bailleux574d6852015-06-11 10:46:48 +0100192 if (is_power_down_state)
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100193 psci_suspend_to_pwrdown_start(end_pwrlvl, ep, state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100194
Soby Mathew6b8b3022015-06-30 11:00:24 +0100195 /*
196 * Plat. management: Allow the platform to perform the
197 * necessary actions to turn off this cpu e.g. set the
198 * platform defined mailbox with the psci entrypoint,
199 * program the power controller etc.
200 */
Sandrine Bailleux574d6852015-06-11 10:46:48 +0100201 psci_plat_pm_ops->pwr_domain_suspend(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100202
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100203#if ENABLE_PSCI_STAT
dp-arm66abfbe2017-01-31 13:01:04 +0000204 plat_psci_stat_accounting_start(state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100205#endif
206
Soby Mathew991d42c2015-06-29 16:30:12 +0100207exit:
208 /*
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100209 * Release the locks corresponding to each power level in the
Soby Mathew991d42c2015-06-29 16:30:12 +0100210 * reverse order to which they were acquired.
211 */
Soby Mathew9d754f62015-04-08 17:42:06 +0100212 psci_release_pwr_domain_locks(end_pwrlvl,
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100213 idx);
214 if (skip_wfi)
215 return;
216
Soby Mathew6a816412016-04-27 14:46:28 +0100217 if (is_power_down_state) {
dp-arm3cac7862016-09-19 11:18:44 +0100218#if ENABLE_RUNTIME_INSTRUMENTATION
219
220 /*
221 * Update the timestamp with cache off. We assume this
222 * timestamp can only be read from the current CPU and the
223 * timestamp cache line will be flushed before return to
224 * normal world on wakeup.
225 */
226 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
227 RT_INSTR_ENTER_HW_LOW_PWR,
228 PMF_NO_CACHE_MAINT);
229#endif
230
Soby Mathew6a816412016-04-27 14:46:28 +0100231 /* The function calls below must not return */
232 if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi)
233 psci_plat_pm_ops->pwr_domain_pwr_down_wfi(state_info);
234 else
235 psci_power_down_wfi();
236 }
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100237
dp-arm3cac7862016-09-19 11:18:44 +0100238#if ENABLE_RUNTIME_INSTRUMENTATION
239 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
240 RT_INSTR_ENTER_HW_LOW_PWR,
241 PMF_NO_CACHE_MAINT);
242#endif
243
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100244 /*
245 * We will reach here if only retention/standby states have been
246 * requested at multiple power levels. This means that the cpu
247 * context will be preserved.
248 */
249 wfi();
250
dp-arm3cac7862016-09-19 11:18:44 +0100251#if ENABLE_RUNTIME_INSTRUMENTATION
252 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
253 RT_INSTR_EXIT_HW_LOW_PWR,
254 PMF_NO_CACHE_MAINT);
255#endif
256
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100257 /*
258 * After we wake up from context retaining suspend, call the
259 * context retaining suspend finisher.
260 */
Achin Gupta9b2bf252016-06-28 16:46:15 +0100261 psci_suspend_to_standby_finisher(idx, end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +0100262}
263
264/*******************************************************************************
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100265 * The following functions finish an earlier suspend request. They
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100266 * are called by the common finisher routine in psci_common.c. The `state_info`
267 * is the psci_power_state from which this CPU has woken up from.
Soby Mathew991d42c2015-06-29 16:30:12 +0100268 ******************************************************************************/
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100269void psci_cpu_suspend_finish(unsigned int cpu_idx,
270 psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +0100271{
Antonio Nino Diaz391a76e2016-05-18 16:53:31 +0100272 unsigned int counter_freq;
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100273 unsigned int max_off_lvl;
Soby Mathew991d42c2015-06-29 16:30:12 +0100274
Soby Mathew991d42c2015-06-29 16:30:12 +0100275 /* Ensure we have been woken up from a suspended state */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100276 assert(psci_get_aff_info_state() == AFF_STATE_ON && is_local_state_off(\
277 state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]));
Soby Mathew991d42c2015-06-29 16:30:12 +0100278
279 /*
280 * Plat. management: Perform the platform specific actions
281 * before we change the state of the cpu e.g. enabling the
282 * gic or zeroing the mailbox register. If anything goes
283 * wrong then assert as there is no way to recover from this
284 * situation.
285 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100286 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100287
Soby Mathew043fe9c2017-04-10 22:35:42 +0100288#if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000289 /* Arch. management: Enable the data cache, stack memory maintenance. */
Soby Mathew991d42c2015-06-29 16:30:12 +0100290 psci_do_pwrup_cache_maintenance();
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000291#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100292
293 /* Re-init the cntfrq_el0 register */
Antonio Nino Diaz391a76e2016-05-18 16:53:31 +0100294 counter_freq = plat_get_syscnt_freq2();
Soby Mathew991d42c2015-06-29 16:30:12 +0100295 write_cntfrq_el0(counter_freq);
296
297 /*
298 * Call the cpu suspend finish handler registered by the Secure Payload
299 * Dispatcher to let it do any bookeeping. If the handler encounters an
300 * error, it's expected to assert within
301 */
Etienne Carriered171bfc2017-06-22 22:10:32 +0200302 if (psci_spd_pm && psci_spd_pm->svc_suspend_finish) {
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100303 max_off_lvl = psci_find_max_off_lvl(state_info);
304 assert (max_off_lvl != PSCI_INVALID_PWR_LVL);
305 psci_spd_pm->svc_suspend_finish(max_off_lvl);
Soby Mathew991d42c2015-06-29 16:30:12 +0100306 }
307
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100308 /* Invalidate the suspend level for the cpu */
Soby Mathew011ca182015-07-29 17:05:03 +0100309 psci_set_suspend_pwrlvl(PSCI_INVALID_PWR_LVL);
Soby Mathew991d42c2015-06-29 16:30:12 +0100310
311 /*
312 * Generic management: Now we just need to retrieve the
313 * information that we had stashed away during the suspend
314 * call to set this cpu on its way.
315 */
316 cm_prepare_el3_exit(NON_SECURE);
Soby Mathew991d42c2015-06-29 16:30:12 +0100317}