Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 1 | /* |
Varun Wadekar | b513232 | 2017-04-10 15:30:17 -0700 | [diff] [blame] | 2 | * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
| 31 | #ifndef __PLATFORM_DEF_H__ |
| 32 | #define __PLATFORM_DEF_H__ |
| 33 | |
| 34 | #include <arch.h> |
| 35 | #include <common_def.h> |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 36 | #include <tegra_def.h> |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 37 | |
| 38 | /******************************************************************************* |
| 39 | * Generic platform constants |
| 40 | ******************************************************************************/ |
| 41 | |
| 42 | /* Size of cacheable stacks */ |
Masahiro Yamada | 441bfdd | 2016-12-25 23:36:24 +0900 | [diff] [blame] | 43 | #ifdef IMAGE_BL31 |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 44 | #define PLATFORM_STACK_SIZE 0x400 |
| 45 | #endif |
| 46 | |
| 47 | #define TEGRA_PRIMARY_CPU 0x0 |
| 48 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 49 | #define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2 |
Varun Wadekar | 88c4d22 | 2015-08-12 09:24:50 +0530 | [diff] [blame] | 50 | #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER_COUNT * \ |
| 51 | PLATFORM_MAX_CPUS_PER_CLUSTER) |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 52 | #define PLAT_NUM_PWR_DOMAINS (PLATFORM_CORE_COUNT + \ |
Varun Wadekar | 88c4d22 | 2015-08-12 09:24:50 +0530 | [diff] [blame] | 53 | PLATFORM_CLUSTER_COUNT + 1) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 54 | |
| 55 | /******************************************************************************* |
| 56 | * Platform console related constants |
| 57 | ******************************************************************************/ |
| 58 | #define TEGRA_CONSOLE_BAUDRATE 115200 |
| 59 | #define TEGRA_BOOT_UART_CLK_IN_HZ 408000000 |
| 60 | |
| 61 | /******************************************************************************* |
| 62 | * Platform memory map related constants |
| 63 | ******************************************************************************/ |
| 64 | /* Size of trusted dram */ |
| 65 | #define TZDRAM_SIZE 0x00400000 |
| 66 | #define TZDRAM_END (TZDRAM_BASE + TZDRAM_SIZE) |
| 67 | |
| 68 | /******************************************************************************* |
| 69 | * BL31 specific defines. |
| 70 | ******************************************************************************/ |
Varun Wadekar | e032363 | 2016-03-03 18:27:28 -0800 | [diff] [blame] | 71 | #define BL31_SIZE 0x40000 |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 72 | #define BL31_BASE TZDRAM_BASE |
Varun Wadekar | 52a1598 | 2015-06-05 12:57:27 +0530 | [diff] [blame] | 73 | #define BL31_LIMIT (TZDRAM_BASE + BL31_SIZE - 1) |
| 74 | #define BL32_BASE (TZDRAM_BASE + BL31_SIZE) |
| 75 | #define BL32_LIMIT TZDRAM_END |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 76 | |
| 77 | /******************************************************************************* |
| 78 | * Platform specific page table and MMU setup constants |
| 79 | ******************************************************************************/ |
Varun Wadekar | b513232 | 2017-04-10 15:30:17 -0700 | [diff] [blame] | 80 | #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 35) |
| 81 | #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 35) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 82 | |
| 83 | /******************************************************************************* |
| 84 | * Some data must be aligned on the biggest cache line size in the platform. |
| 85 | * This is known only to the platform as it might have a combination of |
| 86 | * integrated and external caches. |
| 87 | ******************************************************************************/ |
| 88 | #define CACHE_WRITEBACK_SHIFT 6 |
| 89 | #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) |
| 90 | |
| 91 | #endif /* __PLATFORM_DEF_H__ */ |