blob: 998e0e3d235f7dc72d161c68dc7c50197ba68327 [file] [log] [blame]
Sandrine Bailleux798140d2014-07-17 16:06:39 +01001/*
Aditya Angadi7b424ba2019-12-31 10:14:32 +05302 * Copyright (c) 2014-2020, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux798140d2014-07-17 16:06:39 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleux798140d2014-07-17 16:06:39 +01005 */
6
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +00007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Sandrine Bailleux798140d2014-07-17 16:06:39 +01009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <drivers/arm/tzc400.h>
11#if TRUSTED_BOARD_BOOT
12#include <drivers/auth/mbedtls/mbedtls_config.h>
13#endif
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000014#include <plat/arm/board/common/board_css_def.h>
15#include <plat/arm/board/common/v2m_def.h>
16#include <plat/arm/common/arm_def.h>
17#include <plat/arm/css/common/css_def.h>
18#include <plat/arm/soc/common/soc_css_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <plat/common/common_def.h>
20
Sandrine Bailleux1fe43362014-07-17 09:56:29 +010021#include "../juno_def.h"
Sandrine Bailleux798140d2014-07-17 16:06:39 +010022
Soby Mathew47e43f22016-02-01 14:04:34 +000023/* Required platform porting definitions */
Soby Mathewa869de12015-05-08 10:18:59 +010024/* Juno supports system power domain */
25#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
26#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
Soby Mathew47e43f22016-02-01 14:04:34 +000027 JUNO_CLUSTER_COUNT + \
Soby Mathewa869de12015-05-08 10:18:59 +010028 PLATFORM_CORE_COUNT)
Soby Mathew47e43f22016-02-01 14:04:34 +000029#define PLATFORM_CORE_COUNT (JUNO_CLUSTER0_CORE_COUNT + \
30 JUNO_CLUSTER1_CORE_COUNT)
31
Soby Mathew7e4d6652017-05-10 11:50:30 +010032/* Cryptocell HW Base address */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000033#define PLAT_CRYPTOCELL_BASE UL(0x60050000)
Soby Mathew7e4d6652017-05-10 11:50:30 +010034
Juan Castillo6ba59eb2014-11-07 09:44:58 +000035/*
Soby Mathewa869de12015-05-08 10:18:59 +010036 * Other platform porting definitions are provided by included headers
Juan Castillo6ba59eb2014-11-07 09:44:58 +000037 */
Sandrine Bailleux798140d2014-07-17 16:06:39 +010038
Juan Castillo6ba59eb2014-11-07 09:44:58 +000039/*
Dan Handley7bef8002015-03-19 19:22:44 +000040 * Required ARM standard platform porting definitions
Juan Castillo6ba59eb2014-11-07 09:44:58 +000041 */
Soby Mathew47e43f22016-02-01 14:04:34 +000042#define PLAT_ARM_CLUSTER_COUNT JUNO_CLUSTER_COUNT
Sandrine Bailleux798140d2014-07-17 16:06:39 +010043
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000044#define PLAT_ARM_TRUSTED_SRAM_SIZE UL(0x00040000) /* 256 KB */
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010045
Dan Handley7bef8002015-03-19 19:22:44 +000046/* Use the bypass address */
Sathees Balya6f07a602018-11-02 14:56:06 +000047#define PLAT_ARM_TRUSTED_ROM_BASE (V2M_FLASH0_BASE + \
48 BL1_ROM_BYPASS_OFFSET)
Sandrine Bailleux798140d2014-07-17 16:06:39 +010049
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000050#define NSRAM_BASE UL(0x2e000000)
51#define NSRAM_SIZE UL(0x00008000) /* 32KB */
Chris Kay42fbdfc2018-05-10 14:27:45 +010052
Roberto Vargas550eb082018-01-05 16:00:05 +000053/* virtual address used by dynamic mem_protect for chunk_base */
Sathees Balya30952cc2018-09-27 14:41:02 +010054#define PLAT_ARM_MEM_PROTEC_VA_FRAME UL(0xc0000000)
Roberto Vargas550eb082018-01-05 16:00:05 +000055
Juan Castillo6ba59eb2014-11-07 09:44:58 +000056/*
Sathees Balya6f07a602018-11-02 14:56:06 +000057 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
58 */
59
60#if USE_ROMLIB
61#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0x1000)
62#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0xe000)
Louis Mayencourt438aa722019-10-11 14:31:13 +010063#define JUNO_BL2_ROMLIB_OPTIMIZATION UL(0x8000)
Sathees Balya6f07a602018-11-02 14:56:06 +000064#else
65#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0)
66#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0)
Louis Mayencourt438aa722019-10-11 14:31:13 +010067#define JUNO_BL2_ROMLIB_OPTIMIZATION UL(0)
Sathees Balya6f07a602018-11-02 14:56:06 +000068#endif
69
70/*
Dan Handley7bef8002015-03-19 19:22:44 +000071 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
72 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
73 * flash
Juan Castillo6ba59eb2014-11-07 09:44:58 +000074 */
Roberto Vargase3adc372018-05-23 09:27:06 +010075
Dan Handley7bef8002015-03-19 19:22:44 +000076#if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000077#define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x00020000)
Juan Castillo921b8772014-09-05 17:29:38 +010078#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000079#define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x00010000)
Dan Handley7bef8002015-03-19 19:22:44 +000080#endif /* TRUSTED_BOARD_BOOT */
Sandrine Bailleux798140d2014-07-17 16:06:39 +010081
Vikram Kanigirieade34c2016-01-20 15:57:35 +000082/*
Vikram Kanigirieade34c2016-01-20 15:57:35 +000083 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
84 * plat_arm_mmap array defined for each BL stage.
85 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090086#ifdef IMAGE_BL1
Vikram Kanigirieade34c2016-01-20 15:57:35 +000087# define PLAT_ARM_MMAP_ENTRIES 7
88# define MAX_XLAT_TABLES 4
89#endif
90
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090091#ifdef IMAGE_BL2
Summer Qin9db8f2e2017-04-24 16:49:28 +010092#ifdef SPD_opteed
Roberto Vargasf8fda102017-08-08 11:27:20 +010093# define PLAT_ARM_MMAP_ENTRIES 11
Roberto Vargasa1c16b62017-08-03 09:16:43 +010094# define MAX_XLAT_TABLES 5
Summer Qin9db8f2e2017-04-24 16:49:28 +010095#else
Roberto Vargasf8fda102017-08-08 11:27:20 +010096# define PLAT_ARM_MMAP_ENTRIES 10
Vikram Kanigirieade34c2016-01-20 15:57:35 +000097# define MAX_XLAT_TABLES 4
Vikram Kanigirieade34c2016-01-20 15:57:35 +000098#endif
Summer Qin9db8f2e2017-04-24 16:49:28 +010099#endif
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000100
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900101#ifdef IMAGE_BL2U
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100102# define PLAT_ARM_MMAP_ENTRIES 5
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000103# define MAX_XLAT_TABLES 3
104#endif
105
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900106#ifdef IMAGE_BL31
Roberto Vargasf8fda102017-08-08 11:27:20 +0100107# define PLAT_ARM_MMAP_ENTRIES 7
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100108# define MAX_XLAT_TABLES 3
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000109#endif
110
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900111#ifdef IMAGE_BL32
Roberto Vargas550eb082018-01-05 16:00:05 +0000112# define PLAT_ARM_MMAP_ENTRIES 6
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000113# define MAX_XLAT_TABLES 4
Vikram Kanigirieade34c2016-01-20 15:57:35 +0000114#endif
115
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100116/*
117 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
118 * plus a little space for growth.
119 */
120#if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000121# define PLAT_ARM_MAX_BL1_RW_SIZE UL(0xB000)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100122#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000123# define PLAT_ARM_MAX_BL1_RW_SIZE UL(0x6000)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100124#endif
125
126/*
127 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
128 * little space for growth.
129 */
130#if TRUSTED_BOARD_BOOT
Qixiang Xude431b12017-10-13 09:23:42 +0800131#if TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_RSA_AND_ECDSA
Louis Mayencourt438aa722019-10-11 14:31:13 +0100132# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1F000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Amit Daniel Kachhap4a8c7f92018-03-23 11:56:23 +0530133#elif TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_ECDSA
Louis Mayencourt438aa722019-10-11 14:31:13 +0100134# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1D000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Qixiang Xude431b12017-10-13 09:23:42 +0800135#else
Louis Mayencourt438aa722019-10-11 14:31:13 +0100136# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1D000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Qixiang Xude431b12017-10-13 09:23:42 +0800137#endif
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100138#else
Louis Mayencourt438aa722019-10-11 14:31:13 +0100139# define PLAT_ARM_MAX_BL2_SIZE (UL(0xF000) - JUNO_BL2_ROMLIB_OPTIMIZATION)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100140#endif
141
142/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100143 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
144 * calculated using the current BL31 PROGBITS debug size plus the sizes of
145 * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL31 -> BL2_BASE.
146 * Hence the BL31 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100147 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000148#define PLAT_ARM_MAX_BL31_SIZE UL(0x3E000)
Antonio Nino Diaz30ce3ad2016-07-25 12:04:31 +0100149
Soby Mathewbf169232017-11-14 14:10:10 +0000150#if JUNO_AARCH32_EL3_RUNTIME
151/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100152 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
153 * calculated using the current BL32 PROGBITS debug size plus the sizes of
154 * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL32 -> BL2_BASE.
155 * Hence the BL32 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
Soby Mathewbf169232017-11-14 14:10:10 +0000156 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000157#define PLAT_ARM_MAX_BL32_SIZE UL(0x3E000)
Soby Mathewbf169232017-11-14 14:10:10 +0000158#endif
159
Soby Mathew39f9c162017-08-22 14:06:19 +0100160/*
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100161 * Size of cacheable stacks
162 */
163#if defined(IMAGE_BL1)
164# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000165# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100166# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000167# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100168# endif
169#elif defined(IMAGE_BL2)
170# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000171# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100172# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000173# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100174# endif
175#elif defined(IMAGE_BL2U)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000176# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100177#elif defined(IMAGE_BL31)
178# if PLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000179# define PLATFORM_STACK_SIZE UL(0x800)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100180# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000181# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100182# endif
183#elif defined(IMAGE_BL32)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000184# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100185#endif
186
187/*
Soby Mathew39f9c162017-08-22 14:06:19 +0100188 * Since free SRAM space is scant, enable the ASSERTION message size
189 * optimization by fixing the PLAT_LOG_LEVEL_ASSERT to LOG_LEVEL_INFO (40).
190 */
191#define PLAT_LOG_LEVEL_ASSERT 40
192
Dan Handley7bef8002015-03-19 19:22:44 +0000193/* CCI related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000194#define PLAT_ARM_CCI_BASE UL(0x2c090000)
Dan Handley7bef8002015-03-19 19:22:44 +0000195#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
196#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3
Juan Castillo921b8772014-09-05 17:29:38 +0100197
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000198/* System timer related constants */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000199#define PLAT_ARM_NSTIMER_FRAME_ID U(1)
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000200
Dan Handley7bef8002015-03-19 19:22:44 +0000201/* TZC related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000202#define PLAT_ARM_TZC_BASE UL(0x2a4a0000)
Dan Handley7bef8002015-03-19 19:22:44 +0000203#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
204 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \
205 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \
206 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \
207 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \
208 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \
209 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \
210 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \
211 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \
212 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \
213 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
Juan Castillo921b8772014-09-05 17:29:38 +0100214
Dan Handley7bef8002015-03-19 19:22:44 +0000215/*
216 * Required ARM CSS based platform porting definitions
217 */
Juan Castillo921b8772014-09-05 17:29:38 +0100218
Dan Handley7bef8002015-03-19 19:22:44 +0000219/* GIC related constants (no GICR in GIC-400) */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000220#define PLAT_ARM_GICD_BASE UL(0x2c010000)
221#define PLAT_ARM_GICC_BASE UL(0x2c02f000)
222#define PLAT_ARM_GICH_BASE UL(0x2c04f000)
223#define PLAT_ARM_GICV_BASE UL(0x2c06f000)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100224
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000225/* MHU related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000226#define PLAT_CSS_MHU_BASE UL(0x2b1f0000)
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000227
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000228/*
Vikram Kanigiri72084192016-02-08 16:29:30 +0000229 * Base address of the first memory region used for communication between AP
230 * and SCP. Used by the BOM and SCPI protocols.
Soby Mathew1ced6b82017-06-12 12:37:10 +0100231 */
232#if !CSS_USE_SCMI_SDS_DRIVER
233/*
Vikram Kanigiri72084192016-02-08 16:29:30 +0000234 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
235 * means the SCP/AP configuration data gets overwritten when the AP initiates
236 * communication with the SCP. The configuration data is expected to be a
237 * 32-bit word on all CSS platforms. On Juno, part of this configuration is
238 * which CPU is the primary, according to the shift and mask definitions below.
239 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000240#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + UL(0x80))
Vikram Kanigiri72084192016-02-08 16:29:30 +0000241#define PLAT_CSS_PRIMARY_CPU_SHIFT 8
242#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4
Soby Mathew1ced6b82017-06-12 12:37:10 +0100243#endif
Vikram Kanigiri72084192016-02-08 16:29:30 +0000244
245/*
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100246 * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current
247 * SCP_BL2 size plus a little space for growth.
248 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000249#define PLAT_CSS_MAX_SCP_BL2_SIZE UL(0x14000)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100250
251/*
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000252 * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current
253 * SCP_BL2U size plus a little space for growth.
254 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000255#define PLAT_CSS_MAX_SCP_BL2U_SIZE UL(0x14000)
Yatharth Kochar8c0177f2016-11-11 13:57:50 +0000256
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100257#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
258 CSS_G1S_IRQ_PROPS(grp), \
259 ARM_G1S_IRQ_PROPS(grp), \
260 INTR_PROP_DESC(JUNO_IRQ_DMA_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100261 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100262 INTR_PROP_DESC(JUNO_IRQ_HDLCD0_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100263 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100264 INTR_PROP_DESC(JUNO_IRQ_HDLCD1_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100265 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100266 INTR_PROP_DESC(JUNO_IRQ_USB_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100267 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100268 INTR_PROP_DESC(JUNO_IRQ_THIN_LINKS_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100269 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100270 INTR_PROP_DESC(JUNO_IRQ_SEC_I2C, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100271 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100272 INTR_PROP_DESC(JUNO_IRQ_GPU_SMMU_1, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100273 (grp), GIC_INTR_CFG_LEVEL), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100274 INTR_PROP_DESC(JUNO_IRQ_ETR_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
Sathees Balya30952cc2018-09-27 14:41:02 +0100275 (grp), GIC_INTR_CFG_LEVEL)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100276
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100277#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000278
Dan Handley7bef8002015-03-19 19:22:44 +0000279/*
280 * Required ARM CSS SoC based platform porting definitions
281 */
282
283/* CSS SoC NIC-400 Global Programmers View (GPV) */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000284#define PLAT_SOC_CSS_NIC400_BASE UL(0x2a000000)
Sandrine Bailleux798140d2014-07-17 16:06:39 +0100285
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000286#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
287#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
288
Chandni Cherukuri0fdcbc02018-10-16 15:19:54 +0530289/* System power domain level */
290#define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL2
291
Manoj Kumar69bebd82019-06-21 17:07:13 +0100292/*
293 * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes
294 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700295#ifdef __aarch64__
Manoj Kumar69bebd82019-06-21 17:07:13 +0100296#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 36)
297#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 36)
298#else
299#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
300#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
301#endif
302
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000303#endif /* PLATFORM_DEF_H */