blob: 06f2a649a8363f3e7a2a1e2b9596a1ea442374a0 [file] [log] [blame]
Juan Castillo0c70c572014-08-12 13:04:43 +01001/*
Dan Handleyed6ff952014-05-14 17:44:19 +01002 * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __FVP_DEF_H__
32#define __FVP_DEF_H__
33
Dan Handleyed6ff952014-05-14 17:44:19 +010034/* Firmware Image Package */
35#define FIP_IMAGE_NAME "fip.bin"
Juan Castillob3dbeb02014-07-16 15:53:43 +010036#define FVP_PRIMARY_CPU 0x0
Dan Handleyed6ff952014-05-14 17:44:19 +010037
Juan Castillo42a617d2014-09-24 10:00:06 +010038/* Memory location options for TSP */
Juan Castillo0c70c572014-08-12 13:04:43 +010039#define FVP_IN_TRUSTED_SRAM 0
40#define FVP_IN_TRUSTED_DRAM 1
41
Dan Handleyed6ff952014-05-14 17:44:19 +010042/*******************************************************************************
43 * FVP memory map related constants
44 ******************************************************************************/
45
Juan Castillo0c70c572014-08-12 13:04:43 +010046#define FVP_TRUSTED_ROM_BASE 0x00000000
47#define FVP_TRUSTED_ROM_SIZE 0x04000000 /* 64 MB */
48
Juan Castillo42a617d2014-09-24 10:00:06 +010049/* The first 4KB of Trusted SRAM are used as shared memory */
50#define FVP_SHARED_MEM_BASE 0x04000000
51#define FVP_SHARED_MEM_SIZE 0x00001000 /* 4 KB */
52
53/* The remaining Trusted SRAM is used to load the BL images */
54#define FVP_TRUSTED_SRAM_BASE 0x04001000
55#define FVP_TRUSTED_SRAM_SIZE 0x0003F000 /* 252 KB */
Juan Castillo0c70c572014-08-12 13:04:43 +010056
57#define FVP_TRUSTED_DRAM_BASE 0x06000000
58#define FVP_TRUSTED_DRAM_SIZE 0x02000000 /* 32 MB */
59
Dan Handleyed6ff952014-05-14 17:44:19 +010060#define FLASH0_BASE 0x08000000
Juan Castillo0c70c572014-08-12 13:04:43 +010061#define FLASH0_SIZE 0x04000000
Dan Handleyed6ff952014-05-14 17:44:19 +010062
63#define FLASH1_BASE 0x0c000000
64#define FLASH1_SIZE 0x04000000
65
66#define PSRAM_BASE 0x14000000
67#define PSRAM_SIZE 0x04000000
68
69#define VRAM_BASE 0x18000000
70#define VRAM_SIZE 0x02000000
71
72/* Aggregate of all devices in the first GB */
73#define DEVICE0_BASE 0x1a000000
74#define DEVICE0_SIZE 0x12200000
75
76#define DEVICE1_BASE 0x2f000000
77#define DEVICE1_SIZE 0x200000
78
79#define NSRAM_BASE 0x2e000000
80#define NSRAM_SIZE 0x10000
81
Dan Handleyed6ff952014-05-14 17:44:19 +010082#define DRAM1_BASE 0x80000000ull
83#define DRAM1_SIZE 0x80000000ull
84#define DRAM1_END (DRAM1_BASE + DRAM1_SIZE - 1)
85#define DRAM1_SEC_SIZE 0x01000000ull
86
87#define DRAM_BASE DRAM1_BASE
88#define DRAM_SIZE DRAM1_SIZE
89
90#define DRAM2_BASE 0x880000000ull
91#define DRAM2_SIZE 0x780000000ull
92#define DRAM2_END (DRAM2_BASE + DRAM2_SIZE - 1)
93
94#define PCIE_EXP_BASE 0x40000000
95#define TZRNG_BASE 0x7fe60000
96#define TZNVCTR_BASE 0x7fe70000
97#define TZROOTKEY_BASE 0x7fe80000
98
99/* Memory mapped Generic timer interfaces */
100#define SYS_CNTCTL_BASE 0x2a430000
101#define SYS_CNTREAD_BASE 0x2a800000
102#define SYS_TIMCTL_BASE 0x2a810000
103
104/* V2M motherboard system registers & offsets */
105#define VE_SYSREGS_BASE 0x1c010000
Juan Castillo4dc4a472014-08-12 11:17:06 +0100106#define V2M_SYS_ID 0x0
107#define V2M_SYS_SWITCH 0x4
108#define V2M_SYS_LED 0x8
Dan Handleyed6ff952014-05-14 17:44:19 +0100109#define V2M_SYS_CFGDATA 0xa0
110#define V2M_SYS_CFGCTRL 0xa4
Juan Castillo4dc4a472014-08-12 11:17:06 +0100111#define V2M_SYS_CFGSTATUS 0xa8
112
113#define CFGCTRL_START (1 << 31)
114#define CFGCTRL_RW (1 << 30)
115#define CFGCTRL_FUNC_SHIFT 20
116#define CFGCTRL_FUNC(fn) (fn << CFGCTRL_FUNC_SHIFT)
117#define FUNC_CLK_GEN 0x01
118#define FUNC_TEMP 0x04
119#define FUNC_DB_RESET 0x05
120#define FUNC_SCC_CFG 0x06
121#define FUNC_SHUTDOWN 0x08
122#define FUNC_REBOOT 0x09
Dan Handleyed6ff952014-05-14 17:44:19 +0100123
124/* Load address of BL33 in the FVP port */
125#define NS_IMAGE_OFFSET (DRAM1_BASE + 0x8000000) /* DRAM + 128MB */
126
Andrew Thoelkea55566d2014-05-28 22:22:55 +0100127/* Special value used to verify platform parameters from BL2 to BL3-1 */
128#define FVP_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL
129
Dan Handleyed6ff952014-05-14 17:44:19 +0100130/*
131 * V2M sysled bit definitions. The values written to this
132 * register are defined in arch.h & runtime_svc.h. Only
133 * used by the primary cpu to diagnose any cold boot issues.
134 *
135 * SYS_LED[0] - Security state (S=0/NS=1)
136 * SYS_LED[2:1] - Exception Level (EL3-EL0)
137 * SYS_LED[7:3] - Exception Class (Sync/Async & origin)
138 *
139 */
140#define SYS_LED_SS_SHIFT 0x0
141#define SYS_LED_EL_SHIFT 0x1
142#define SYS_LED_EC_SHIFT 0x3
143
144#define SYS_LED_SS_MASK 0x1
145#define SYS_LED_EL_MASK 0x3
146#define SYS_LED_EC_MASK 0x1f
147
148/* V2M sysid register bits */
Juan Castillod73898a2014-06-13 17:10:00 +0100149#define SYS_ID_REV_SHIFT 28
Dan Handleyed6ff952014-05-14 17:44:19 +0100150#define SYS_ID_HBI_SHIFT 16
151#define SYS_ID_BLD_SHIFT 12
152#define SYS_ID_ARCH_SHIFT 8
153#define SYS_ID_FPGA_SHIFT 0
154
155#define SYS_ID_REV_MASK 0xf
156#define SYS_ID_HBI_MASK 0xfff
157#define SYS_ID_BLD_MASK 0xf
158#define SYS_ID_ARCH_MASK 0xf
159#define SYS_ID_FPGA_MASK 0xff
160
161#define SYS_ID_BLD_LENGTH 4
162
Dan Handleyed6ff952014-05-14 17:44:19 +0100163#define HBI_FVP_BASE 0x020
Andrew Thoelke960347d2014-06-26 14:27:26 +0100164#define REV_FVP_BASE_V0 0x0
165
Dan Handleyed6ff952014-05-14 17:44:19 +0100166#define HBI_FOUNDATION 0x010
Andrew Thoelke960347d2014-06-26 14:27:26 +0100167#define REV_FOUNDATION_V2_0 0x0
168#define REV_FOUNDATION_V2_1 0x1
Dan Handleyed6ff952014-05-14 17:44:19 +0100169
170#define BLD_GIC_VE_MMAP 0x0
171#define BLD_GIC_A53A57_MMAP 0x1
172
173#define ARCH_MODEL 0x1
174
175/* FVP Power controller base address*/
176#define PWRC_BASE 0x1c100000
177
178
179/*******************************************************************************
180 * CCI-400 related constants
181 ******************************************************************************/
182#define CCI400_BASE 0x2c090000
Dan Handleybe234f92014-08-04 16:11:15 +0100183#define CCI400_SL_IFACE3_CLUSTER_IX 0
184#define CCI400_SL_IFACE4_CLUSTER_IX 1
Dan Handleyed6ff952014-05-14 17:44:19 +0100185
186/*******************************************************************************
187 * GIC-400 & interrupt handling related constants
188 ******************************************************************************/
189/* VE compatible GIC memory map */
190#define VE_GICD_BASE 0x2c001000
191#define VE_GICC_BASE 0x2c002000
192#define VE_GICH_BASE 0x2c004000
193#define VE_GICV_BASE 0x2c006000
194
195/* Base FVP compatible GIC memory map */
196#define BASE_GICD_BASE 0x2f000000
197#define BASE_GICR_BASE 0x2f100000
198#define BASE_GICC_BASE 0x2c000000
199#define BASE_GICH_BASE 0x2c010000
200#define BASE_GICV_BASE 0x2c02f000
201
202#define IRQ_TZ_WDOG 56
203#define IRQ_SEC_PHY_TIMER 29
204#define IRQ_SEC_SGI_0 8
205#define IRQ_SEC_SGI_1 9
206#define IRQ_SEC_SGI_2 10
207#define IRQ_SEC_SGI_3 11
208#define IRQ_SEC_SGI_4 12
209#define IRQ_SEC_SGI_5 13
210#define IRQ_SEC_SGI_6 14
211#define IRQ_SEC_SGI_7 15
Dan Handleyed6ff952014-05-14 17:44:19 +0100212
213/*******************************************************************************
214 * PL011 related constants
215 ******************************************************************************/
216#define PL011_UART0_BASE 0x1c090000
217#define PL011_UART1_BASE 0x1c0a0000
218#define PL011_UART2_BASE 0x1c0b0000
219#define PL011_UART3_BASE 0x1c0c0000
220
Soby Mathew69817f72014-07-14 15:43:21 +0100221#define PL011_BAUDRATE 115200
222
223#define PL011_UART0_CLK_IN_HZ 24000000
224#define PL011_UART1_CLK_IN_HZ 24000000
225#define PL011_UART2_CLK_IN_HZ 24000000
226#define PL011_UART3_CLK_IN_HZ 24000000
227
Dan Handleyed6ff952014-05-14 17:44:19 +0100228/*******************************************************************************
229 * TrustZone address space controller related constants
230 ******************************************************************************/
231#define TZC400_BASE 0x2a4a0000
232
233/*
234 * The NSAIDs for this platform as used to program the TZC400.
235 */
236
Dan Handleyed6ff952014-05-14 17:44:19 +0100237/* NSAIDs used by devices in TZC filter 0 on FVP */
238#define FVP_NSAID_DEFAULT 0
239#define FVP_NSAID_PCI 1
240#define FVP_NSAID_VIRTIO 8 /* from FVP v5.6 onwards */
241#define FVP_NSAID_AP 9 /* Application Processors */
242#define FVP_NSAID_VIRTIO_OLD 15 /* until FVP v5.5 */
243
244/* NSAIDs used by devices in TZC filter 2 on FVP */
245#define FVP_NSAID_HDLCD0 2
246#define FVP_NSAID_CLCD 7
247
Juan Castillo48e84b32014-08-12 13:51:51 +0100248/*******************************************************************************
249 * Shared Data
250 ******************************************************************************/
251
252/* Entrypoint mailboxes */
Juan Castillo42a617d2014-09-24 10:00:06 +0100253#define MBOX_BASE FVP_SHARED_MEM_BASE
Juan Castillo48e84b32014-08-12 13:51:51 +0100254#define MBOX_SIZE 0x200
255
256/* Base address where parameters to BL31 are stored */
257#define PARAMS_BASE (MBOX_BASE + MBOX_SIZE)
258
Dan Handleyed6ff952014-05-14 17:44:19 +0100259#endif /* __FVP_DEF_H__ */