blob: c8a3adf8f3332a300e3b55b88986a7e0d2e85731 [file] [log] [blame]
Jacky Baia6177002019-03-06 17:15:06 +08001/*
Jacky Bai0e400552022-03-14 17:14:26 +08002 * Copyright (c) 2019-2022 ARM Limited and Contributors. All rights reserved.
Jacky Baia6177002019-03-06 17:15:06 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <stdbool.h>
9
10#include <platform_def.h>
11
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
15#include <context.h>
16#include <drivers/arm/tzc380.h>
17#include <drivers/console.h>
18#include <drivers/generic_delay_timer.h>
19#include <lib/el3_runtime/context_mgmt.h>
20#include <lib/mmio.h>
Ji Luoe329b3d2020-02-20 23:47:21 +080021#include <lib/xlat_tables/xlat_tables_v2.h>
Jacky Baia6177002019-03-06 17:15:06 +080022#include <plat/common/platform.h>
23
Jacky Baiec031802019-11-25 14:45:32 +080024#include <dram.h>
Jacky Baia6177002019-03-06 17:15:06 +080025#include <gpc.h>
Jacky Bai91c6d322019-05-21 20:24:52 +080026#include <imx_aipstz.h>
Jacky Baia6177002019-03-06 17:15:06 +080027#include <imx_uart.h>
Jacky Bai64130a32019-07-18 13:43:17 +080028#include <imx_rdc.h>
Jacky Bai3bf04a52019-06-12 17:41:47 +080029#include <imx8m_caam.h>
Marco Felsch76401342023-07-24 15:05:58 +020030#include <imx8m_ccm.h>
Jacky Bai3c3c2682020-01-07 14:53:54 +080031#include <imx8m_csu.h>
Jacky Baia6177002019-03-06 17:15:06 +080032#include <plat_imx8.h>
33
Ji Luo1c33a2e2020-02-21 10:36:47 +080034#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
35
Andrey Zhizhikin521f2462022-09-26 22:41:08 +020036/*
37 * Note: DRAM region is mapped with entire size available and uses MT_RW
38 * attributes.
39 * See details in docs/plat/imx8m.rst "High Assurance Boot (HABv4)" section
40 * for explanation of this mapping scheme.
41 */
Jacky Baia6177002019-03-06 17:15:06 +080042static const mmap_region_t imx_mmap[] = {
43 MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW),
44 MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
Jacky Baiec031802019-11-25 14:45:32 +080045 MAP_REGION_FLAT(OCRAM_S_BASE, OCRAM_S_SIZE, MT_DEVICE | MT_RW), /* OCRAM_S */
46 MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW), /* DDRMIX */
Jacky Bai31f02322019-12-11 16:26:59 +080047 MAP_REGION_FLAT(IMX_VPUMIX_BASE, IMX_VPUMIX_SIZE, MT_DEVICE | MT_RW), /* VPUMIX */
Andrey Zhizhikin521f2462022-09-26 22:41:08 +020048 MAP_REGION_FLAT(IMX_CAAM_RAM_BASE, IMX_CAAM_RAM_SIZE, MT_MEMORY | MT_RW), /* CAMM RAM */
49 MAP_REGION_FLAT(IMX_NS_OCRAM_BASE, IMX_NS_OCRAM_SIZE, MT_MEMORY | MT_RW), /* NS OCRAM */
50 MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM code */
51 MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), /* DRAM */
Jacky Baia6177002019-03-06 17:15:06 +080052 {0},
53};
54
Jacky Bai91c6d322019-05-21 20:24:52 +080055static const struct aipstz_cfg aipstz[] = {
56 {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
57 {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
58 {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
59 {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
60 {0},
61};
62
Jacky Bai64130a32019-07-18 13:43:17 +080063static const struct imx_rdc_cfg rdc[] = {
64 /* Master domain assignment */
Jacky Bai0e400552022-03-14 17:14:26 +080065 RDC_MDAn(RDC_MDA_M4, DID1),
Jacky Bai64130a32019-07-18 13:43:17 +080066
67 /* peripherals domain permission */
Jacky Bai0e400552022-03-14 17:14:26 +080068 RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
69 RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
Jacky Bai64130a32019-07-18 13:43:17 +080070
71 /* memory region */
72
73 /* Sentinel */
74 {0},
75};
76
Jacky Bai3c3c2682020-01-07 14:53:54 +080077static const struct imx_csu_cfg csu_cfg[] = {
78 /* peripherals csl setting */
79 CSU_CSLx(0x1, CSU_SEC_LEVEL_0, UNLOCKED),
80
81 /* master HP0~1 */
82
83 /* SA setting */
84
85 /* HP control setting */
86
87 /* Sentinel */
88 {0}
89};
90
Jacky Baia6177002019-03-06 17:15:06 +080091static entry_point_info_t bl32_image_ep_info;
92static entry_point_info_t bl33_image_ep_info;
93
94/* get SPSR for BL33 entry */
95static uint32_t get_spsr_for_bl33_entry(void)
96{
97 unsigned long el_status;
98 unsigned long mode;
99 uint32_t spsr;
100
101 /* figure out what mode we enter the non-secure world */
102 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
103 el_status &= ID_AA64PFR0_ELX_MASK;
104
105 mode = (el_status) ? MODE_EL2 : MODE_EL1;
106
107 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
108 return spsr;
109}
110
111void bl31_tzc380_setup(void)
112{
113 unsigned int val;
114
115 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
116 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
117 return;
118
119 tzc380_init(IMX_TZASC_BASE);
120
121 /*
122 * Need to substact offset 0x40000000 from CPU address when
123 * programming tzasc region for i.mx8mm.
124 */
125
126 /* Enable 1G-5G S/NS RW */
127 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
128 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
129}
130
131void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
132 u_register_t arg2, u_register_t arg3)
133{
Marco Felsch409eb8b2023-08-02 08:11:35 +0200134 unsigned int console_base = IMX_BOOT_UART_BASE;
Andre Przywara7110d992020-01-25 00:58:35 +0000135 static console_t console;
Jacky Baia6177002019-03-06 17:15:06 +0800136 int i;
137
138 /* Enable CSU NS access permission */
139 for (i = 0; i < 64; i++) {
140 mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
141 }
142
Jacky Bai91c6d322019-05-21 20:24:52 +0800143 imx_aipstz_init(aipstz);
Jacky Baia6177002019-03-06 17:15:06 +0800144
Jacky Bai64130a32019-07-18 13:43:17 +0800145 imx_rdc_init(rdc);
146
Jacky Bai3c3c2682020-01-07 14:53:54 +0800147 imx_csu_init(csu_cfg);
148
Marco Felsch76401342023-07-24 15:05:58 +0200149 if (console_base == 0U) {
150 console_base = imx8m_uart_get_base();
151 }
152
153 console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ,
Jacky Baia6177002019-03-06 17:15:06 +0800154 IMX_CONSOLE_BAUDRATE, &console);
155 /* This console is only used for boot stage */
Andre Przywara7110d992020-01-25 00:58:35 +0000156 console_set_scope(&console, CONSOLE_FLAG_BOOT);
Jacky Baia6177002019-03-06 17:15:06 +0800157
Andrey Zhizhikin6651ef82022-09-19 20:49:16 +0200158 imx8m_caam_init();
159
Jacky Baia6177002019-03-06 17:15:06 +0800160 /*
161 * tell BL3-1 where the non-secure software image is located
162 * and the entry state information.
163 */
164 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
165 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
166 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
167
Ji Luo1c33a2e2020-02-21 10:36:47 +0800168#if defined(SPD_opteed) || defined(SPD_trusty)
Jacky Bai2a763ba2019-07-18 13:34:09 +0800169 /* Populate entry point information for BL32 */
170 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
171 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
172 bl32_image_ep_info.pc = BL32_BASE;
173 bl32_image_ep_info.spsr = 0;
174
Silvano di Ninnob723a552020-03-25 09:24:51 +0100175 /* Pass TEE base and size to bl33 */
176 bl33_image_ep_info.args.arg1 = BL32_BASE;
177 bl33_image_ep_info.args.arg2 = BL32_SIZE;
178
Ji Luo1c33a2e2020-02-21 10:36:47 +0800179#ifdef SPD_trusty
180 bl32_image_ep_info.args.arg0 = BL32_SIZE;
181 bl32_image_ep_info.args.arg1 = BL32_BASE;
Silvano di Ninnob723a552020-03-25 09:24:51 +0100182#else
183 /* Make sure memory is clean */
184 mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
185 bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
186 bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
Ji Luo1c33a2e2020-02-21 10:36:47 +0800187#endif
Jacky Bai2a763ba2019-07-18 13:34:09 +0800188#endif
189
Jacky Baia6177002019-03-06 17:15:06 +0800190 bl31_tzc380_setup();
191}
192
Marco Felschdfe200c2022-08-22 12:23:56 +0200193#define MAP_BL31_TOTAL \
Marco Felschff2b8722022-08-22 12:39:01 +0200194 MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE)
Marco Felschdfe200c2022-08-22 12:23:56 +0200195#define MAP_BL31_RO \
196 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE)
197#define MAP_COHERENT_MEM \
198 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \
199 MT_DEVICE | MT_RW | MT_SECURE)
200#define MAP_BL32_TOTAL \
201 MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW)
202
Jacky Baia6177002019-03-06 17:15:06 +0800203void bl31_plat_arch_setup(void)
204{
Marco Felschdfe200c2022-08-22 12:23:56 +0200205 const mmap_region_t bl_regions[] = {
206 MAP_BL31_TOTAL,
207 MAP_BL31_RO,
Jacky Baia6177002019-03-06 17:15:06 +0800208#if USE_COHERENT_MEM
Marco Felschdfe200c2022-08-22 12:23:56 +0200209 MAP_COHERENT_MEM,
Jacky Baia6177002019-03-06 17:15:06 +0800210#endif
Marco Felschdfe200c2022-08-22 12:23:56 +0200211 /* Map TEE memory */
212 MAP_BL32_TOTAL,
213 {0}
214 };
Ji Luo1c33a2e2020-02-21 10:36:47 +0800215
Marco Felsch0679c022022-08-22 12:25:04 +0200216 setup_page_tables(bl_regions, imx_mmap);
Jacky Baia6177002019-03-06 17:15:06 +0800217 enable_mmu_el3(0);
218}
219
220void bl31_platform_setup(void)
221{
222 generic_delay_timer_init();
223
224 /* select the CKIL source to 32K OSC */
225 mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
226
Jacky Baiec031802019-11-25 14:45:32 +0800227 /* Init the dram info */
228 dram_info_init(SAVED_DRAM_TIMING_BASE);
229
Jacky Baia6177002019-03-06 17:15:06 +0800230 plat_gic_driver_init();
231 plat_gic_init();
232
233 imx_gpc_init();
234}
235
236entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
237{
238 if (type == NON_SECURE)
239 return &bl33_image_ep_info;
240 if (type == SECURE)
241 return &bl32_image_ep_info;
242
243 return NULL;
244}
245
246unsigned int plat_get_syscnt_freq2(void)
247{
248 return COUNTER_FREQUENCY;
249}
Ji Luo1c33a2e2020-02-21 10:36:47 +0800250
251#ifdef SPD_trusty
252void plat_trusty_set_boot_args(aapcs64_params_t *args)
253{
254 args->arg0 = BL32_SIZE;
255 args->arg1 = BL32_BASE;
256 args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
257}
258#endif