Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Yann Gautier | 507e0cd | 2022-02-14 11:09:23 +0100 | [diff] [blame] | 2 | * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 7 | #include <assert.h> |
| 8 | #include <string.h> |
| 9 | |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 10 | #include <arch.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 11 | #include <arch_helpers.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 12 | #include <common/bl_common.h> |
| 13 | #include <common/debug.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 14 | #include <context.h> |
Sandeep Tripathy | 1203004 | 2020-08-17 20:22:13 +0530 | [diff] [blame] | 15 | #include <drivers/delay_timer.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 16 | #include <lib/el3_runtime/context_mgmt.h> |
| 17 | #include <lib/utils.h> |
| 18 | #include <plat/common/platform.h> |
| 19 | |
Dan Handley | 714a0d2 | 2014-04-09 13:13:04 +0100 | [diff] [blame] | 20 | #include "psci_private.h" |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 21 | |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 22 | /* |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 23 | * SPD power management operations, expected to be supplied by the registered |
| 24 | * SPD on successful SP initialization |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 25 | */ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 26 | const spd_pm_ops_t *psci_spd_pm; |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 27 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 28 | /* |
| 29 | * PSCI requested local power state map. This array is used to store the local |
| 30 | * power states requested by a CPU for power levels from level 1 to |
| 31 | * PLAT_MAX_PWR_LVL. It does not store the requested local power state for power |
| 32 | * level 0 (PSCI_CPU_PWR_LVL) as the requested and the target power state for a |
| 33 | * CPU are the same. |
| 34 | * |
| 35 | * During state coordination, the platform is passed an array containing the |
| 36 | * local states requested for a particular non cpu power domain by each cpu |
| 37 | * within the domain. |
| 38 | * |
| 39 | * TODO: Dense packing of the requested states will cause cache thrashing |
| 40 | * when multiple power domains write to it. If we allocate the requested |
| 41 | * states at each power level in a cache-line aligned per-domain memory, |
| 42 | * the cache thrashing can be avoided. |
| 43 | */ |
| 44 | static plat_local_state_t |
| 45 | psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT]; |
| 46 | |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 47 | unsigned int psci_plat_core_count; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 48 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 49 | /******************************************************************************* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 50 | * Arrays that hold the platform's power domain tree information for state |
| 51 | * management of power domains. |
| 52 | * Each node in the array 'psci_non_cpu_pd_nodes' corresponds to a power domain |
| 53 | * which is an ancestor of a CPU power domain. |
| 54 | * Each node in the array 'psci_cpu_pd_nodes' corresponds to a cpu power domain |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 55 | ******************************************************************************/ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 56 | non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS] |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 57 | #if USE_COHERENT_MEM |
Chris Kay | 33bfc5e | 2023-02-14 11:30:04 +0000 | [diff] [blame] | 58 | __section(".tzfw_coherent_mem") |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 59 | #endif |
| 60 | ; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 61 | |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 62 | /* Lock for PSCI state coordination */ |
| 63 | DEFINE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]); |
Andrew Thoelke | e466c9f | 2015-09-10 11:39:36 +0100 | [diff] [blame] | 64 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 65 | cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT]; |
| 66 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 67 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 68 | * Pointer to functions exported by the platform to complete power mgmt. ops |
| 69 | ******************************************************************************/ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 70 | const plat_psci_ops_t *psci_plat_pm_ops; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 71 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 72 | /****************************************************************************** |
| 73 | * Check that the maximum power level supported by the platform makes sense |
| 74 | *****************************************************************************/ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 75 | CASSERT((PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL) && |
| 76 | (PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL), |
| 77 | assert_platform_max_pwrlvl_check); |
Soby Mathew | 2b7de2b | 2015-02-12 14:45:02 +0000 | [diff] [blame] | 78 | |
Wing Li | 71f69df | 2022-09-14 13:18:15 -0700 | [diff] [blame] | 79 | #if PSCI_OS_INIT_MODE |
| 80 | /******************************************************************************* |
| 81 | * The power state coordination mode used in CPU_SUSPEND. |
| 82 | * Defaults to platform-coordinated mode. |
| 83 | ******************************************************************************/ |
| 84 | suspend_mode_t psci_suspend_mode = PLAT_COORD; |
| 85 | #endif |
| 86 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 87 | /* |
| 88 | * The plat_local_state used by the platform is one of these types: RUN, |
| 89 | * RETENTION and OFF. The platform can define further sub-states for each type |
| 90 | * apart from RUN. This categorization is done to verify the sanity of the |
| 91 | * psci_power_state passed by the platform and to print debug information. The |
| 92 | * categorization is done on the basis of the following conditions: |
| 93 | * |
| 94 | * 1. If (plat_local_state == 0) then the category is STATE_TYPE_RUN. |
| 95 | * |
| 96 | * 2. If (0 < plat_local_state <= PLAT_MAX_RET_STATE), then the category is |
| 97 | * STATE_TYPE_RETN. |
| 98 | * |
| 99 | * 3. If (plat_local_state > PLAT_MAX_RET_STATE), then the category is |
| 100 | * STATE_TYPE_OFF. |
| 101 | */ |
| 102 | typedef enum plat_local_state_type { |
| 103 | STATE_TYPE_RUN = 0, |
| 104 | STATE_TYPE_RETN, |
| 105 | STATE_TYPE_OFF |
| 106 | } plat_local_state_type_t; |
| 107 | |
Antonio Nino Diaz | 5a42b68 | 2018-07-18 11:57:21 +0100 | [diff] [blame] | 108 | /* Function used to categorize plat_local_state. */ |
| 109 | static plat_local_state_type_t find_local_state_type(plat_local_state_t state) |
| 110 | { |
| 111 | if (state != 0U) { |
| 112 | if (state > PLAT_MAX_RET_STATE) { |
| 113 | return STATE_TYPE_OFF; |
| 114 | } else { |
| 115 | return STATE_TYPE_RETN; |
| 116 | } |
| 117 | } else { |
| 118 | return STATE_TYPE_RUN; |
| 119 | } |
| 120 | } |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 121 | |
| 122 | /****************************************************************************** |
| 123 | * Check that the maximum retention level supported by the platform is less |
| 124 | * than the maximum off level. |
| 125 | *****************************************************************************/ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 126 | CASSERT(PLAT_MAX_RET_STATE < PLAT_MAX_OFF_STATE, |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 127 | assert_platform_max_off_and_retn_state_check); |
| 128 | |
| 129 | /****************************************************************************** |
| 130 | * This function ensures that the power state parameter in a CPU_SUSPEND request |
| 131 | * is valid. If so, it returns the requested states for each power level. |
| 132 | *****************************************************************************/ |
| 133 | int psci_validate_power_state(unsigned int power_state, |
| 134 | psci_power_state_t *state_info) |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 135 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 136 | /* Check SBZ bits in power state are zero */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 137 | if (psci_check_power_state(power_state) != 0U) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 138 | return PSCI_E_INVALID_PARAMS; |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 139 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 140 | assert(psci_plat_pm_ops->validate_power_state != NULL); |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 141 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 142 | /* Validate the power_state using platform pm_ops */ |
| 143 | return psci_plat_pm_ops->validate_power_state(power_state, state_info); |
| 144 | } |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 145 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 146 | /****************************************************************************** |
| 147 | * This function retrieves the `psci_power_state_t` for system suspend from |
| 148 | * the platform. |
| 149 | *****************************************************************************/ |
| 150 | void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info) |
| 151 | { |
| 152 | /* |
| 153 | * Assert that the required pm_ops hook is implemented to ensure that |
| 154 | * the capability detected during psci_setup() is valid. |
| 155 | */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 156 | assert(psci_plat_pm_ops->get_sys_suspend_power_state != NULL); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 157 | |
| 158 | /* |
| 159 | * Query the platform for the power_state required for system suspend |
| 160 | */ |
| 161 | psci_plat_pm_ops->get_sys_suspend_power_state(state_info); |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 162 | } |
| 163 | |
Wing Li | 2c556f3 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 164 | #if PSCI_OS_INIT_MODE |
| 165 | /******************************************************************************* |
| 166 | * This function verifies that all the other cores at the 'end_pwrlvl' have been |
| 167 | * idled and the current CPU is the last running CPU at the 'end_pwrlvl'. |
| 168 | * Returns 1 (true) if the current CPU is the last ON CPU or 0 (false) |
| 169 | * otherwise. |
| 170 | ******************************************************************************/ |
| 171 | static bool psci_is_last_cpu_to_idle_at_pwrlvl(unsigned int end_pwrlvl) |
| 172 | { |
| 173 | unsigned int my_idx, lvl, parent_idx; |
| 174 | unsigned int cpu_start_idx, ncpus, cpu_idx; |
| 175 | plat_local_state_t local_state; |
| 176 | |
| 177 | if (end_pwrlvl == PSCI_CPU_PWR_LVL) { |
| 178 | return true; |
| 179 | } |
| 180 | |
| 181 | my_idx = plat_my_core_pos(); |
| 182 | |
| 183 | for (lvl = PSCI_CPU_PWR_LVL; lvl <= end_pwrlvl; lvl++) { |
| 184 | parent_idx = psci_cpu_pd_nodes[my_idx].parent_node; |
| 185 | } |
| 186 | |
| 187 | cpu_start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx; |
| 188 | ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus; |
| 189 | |
| 190 | for (cpu_idx = cpu_start_idx; cpu_idx < cpu_start_idx + ncpus; |
| 191 | cpu_idx++) { |
| 192 | local_state = psci_get_cpu_local_state_by_idx(cpu_idx); |
| 193 | if (cpu_idx == my_idx) { |
| 194 | assert(is_local_state_run(local_state) != 0); |
| 195 | continue; |
| 196 | } |
| 197 | |
| 198 | if (is_local_state_run(local_state) != 0) { |
| 199 | return false; |
| 200 | } |
| 201 | } |
| 202 | |
| 203 | return true; |
| 204 | } |
| 205 | #endif |
| 206 | |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 207 | /******************************************************************************* |
Wing Li | 71f69df | 2022-09-14 13:18:15 -0700 | [diff] [blame] | 208 | * This function verifies that all the other cores in the system have been |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 209 | * turned OFF and the current CPU is the last running CPU in the system. |
Jayanth Dodderi Chidanand | 7076350 | 2022-08-22 23:46:10 +0100 | [diff] [blame] | 210 | * Returns true, if the current CPU is the last ON CPU or false otherwise. |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 211 | ******************************************************************************/ |
Jayanth Dodderi Chidanand | 7076350 | 2022-08-22 23:46:10 +0100 | [diff] [blame] | 212 | bool psci_is_last_on_cpu(void) |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 213 | { |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 214 | unsigned int cpu_idx, my_idx = plat_my_core_pos(); |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 215 | |
Jayanth Dodderi Chidanand | 7076350 | 2022-08-22 23:46:10 +0100 | [diff] [blame] | 216 | for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 217 | if (cpu_idx == my_idx) { |
| 218 | assert(psci_get_aff_info_state() == AFF_STATE_ON); |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 219 | continue; |
| 220 | } |
| 221 | |
Jayanth Dodderi Chidanand | 7076350 | 2022-08-22 23:46:10 +0100 | [diff] [blame] | 222 | if (psci_get_aff_info_state_by_idx(cpu_idx) != AFF_STATE_OFF) { |
| 223 | VERBOSE("core=%u other than current core=%u %s\n", |
| 224 | cpu_idx, my_idx, "running in the system"); |
| 225 | return false; |
| 226 | } |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 227 | } |
| 228 | |
Jayanth Dodderi Chidanand | 7076350 | 2022-08-22 23:46:10 +0100 | [diff] [blame] | 229 | return true; |
Soby Mathew | 9616838 | 2014-12-17 14:47:57 +0000 | [diff] [blame] | 230 | } |
| 231 | |
| 232 | /******************************************************************************* |
Wing Li | 71f69df | 2022-09-14 13:18:15 -0700 | [diff] [blame] | 233 | * This function verifies that all cores in the system have been turned ON. |
| 234 | * Returns true, if all CPUs are ON or false otherwise. |
| 235 | ******************************************************************************/ |
| 236 | static bool psci_are_all_cpus_on(void) |
| 237 | { |
| 238 | unsigned int cpu_idx; |
| 239 | |
| 240 | for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) { |
| 241 | if (psci_get_aff_info_state_by_idx(cpu_idx) == AFF_STATE_OFF) { |
| 242 | return false; |
| 243 | } |
| 244 | } |
| 245 | |
| 246 | return true; |
| 247 | } |
| 248 | |
| 249 | /******************************************************************************* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 250 | * Routine to return the maximum power level to traverse to after a cpu has |
| 251 | * been physically powered up. It is expected to be called immediately after |
| 252 | * reset from assembler code. |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 253 | ******************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 254 | static unsigned int get_power_on_target_pwrlvl(void) |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 255 | { |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 256 | unsigned int pwrlvl; |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 257 | |
| 258 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 259 | * Assume that this cpu was suspended and retrieve its target power |
| 260 | * level. If it is invalid then it could only have been turned off |
| 261 | * earlier. PLAT_MAX_PWR_LVL will be the highest power level a |
| 262 | * cpu can be turned off to. |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 263 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 264 | pwrlvl = psci_get_suspend_pwrlvl(); |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 265 | if (pwrlvl == PSCI_INVALID_PWR_LVL) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 266 | pwrlvl = PLAT_MAX_PWR_LVL; |
Deepika Bhavnani | 523024c | 2019-08-17 01:10:02 +0300 | [diff] [blame] | 267 | assert(pwrlvl < PSCI_INVALID_PWR_LVL); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 268 | return pwrlvl; |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 269 | } |
| 270 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 271 | /****************************************************************************** |
| 272 | * Helper function to update the requested local power state array. This array |
| 273 | * does not store the requested state for the CPU power level. Hence an |
Deepika Bhavnani | 6bd4666 | 2019-08-15 00:56:46 +0300 | [diff] [blame] | 274 | * assertion is added to prevent us from accessing the CPU power level. |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 275 | *****************************************************************************/ |
| 276 | static void psci_set_req_local_pwr_state(unsigned int pwrlvl, |
| 277 | unsigned int cpu_idx, |
| 278 | plat_local_state_t req_pwr_state) |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 279 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 280 | assert(pwrlvl > PSCI_CPU_PWR_LVL); |
Deepika Bhavnani | 6bd4666 | 2019-08-15 00:56:46 +0300 | [diff] [blame] | 281 | if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) && |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 282 | (cpu_idx < psci_plat_core_count)) { |
Deepika Bhavnani | 6bd4666 | 2019-08-15 00:56:46 +0300 | [diff] [blame] | 283 | psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx] = req_pwr_state; |
| 284 | } |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 285 | } |
| 286 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 287 | /****************************************************************************** |
| 288 | * This function initializes the psci_req_local_pwr_states. |
| 289 | *****************************************************************************/ |
Daniel Boulby | 5753e49 | 2018-09-20 14:12:46 +0100 | [diff] [blame] | 290 | void __init psci_init_req_local_pwr_states(void) |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 291 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 292 | /* Initialize the requested state of all non CPU power domains as OFF */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 293 | unsigned int pwrlvl; |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 294 | unsigned int core; |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 295 | |
| 296 | for (pwrlvl = 0U; pwrlvl < PLAT_MAX_PWR_LVL; pwrlvl++) { |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 297 | for (core = 0; core < psci_plat_core_count; core++) { |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 298 | psci_req_local_pwr_states[pwrlvl][core] = |
| 299 | PLAT_MAX_OFF_STATE; |
| 300 | } |
| 301 | } |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 302 | } |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 303 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 304 | /****************************************************************************** |
| 305 | * Helper function to return a reference to an array containing the local power |
| 306 | * states requested by each cpu for a power domain at 'pwrlvl'. The size of the |
| 307 | * array will be the number of cpu power domains of which this power domain is |
| 308 | * an ancestor. These requested states will be used to determine a suitable |
| 309 | * target state for this power domain during psci state coordination. An |
| 310 | * assertion is added to prevent us from accessing the CPU power level. |
| 311 | *****************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 312 | static plat_local_state_t *psci_get_req_local_pwr_states(unsigned int pwrlvl, |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 313 | unsigned int cpu_idx) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 314 | { |
| 315 | assert(pwrlvl > PSCI_CPU_PWR_LVL); |
Achin Gupta | f3ccbab | 2014-07-25 14:52:47 +0100 | [diff] [blame] | 316 | |
Deepika Bhavnani | 6bd4666 | 2019-08-15 00:56:46 +0300 | [diff] [blame] | 317 | if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) && |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 318 | (cpu_idx < psci_plat_core_count)) { |
Deepika Bhavnani | 6bd4666 | 2019-08-15 00:56:46 +0300 | [diff] [blame] | 319 | return &psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx]; |
| 320 | } else |
| 321 | return NULL; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 322 | } |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 323 | |
Wing Li | 2c556f3 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 324 | #if PSCI_OS_INIT_MODE |
| 325 | /****************************************************************************** |
| 326 | * Helper function to save a copy of the psci_req_local_pwr_states (prev) for a |
| 327 | * CPU (cpu_idx), and update psci_req_local_pwr_states with the new requested |
| 328 | * local power states (state_info). |
| 329 | *****************************************************************************/ |
| 330 | void psci_update_req_local_pwr_states(unsigned int end_pwrlvl, |
| 331 | unsigned int cpu_idx, |
| 332 | psci_power_state_t *state_info, |
| 333 | plat_local_state_t *prev) |
| 334 | { |
| 335 | unsigned int lvl; |
| 336 | #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL |
| 337 | unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL; |
| 338 | #else |
| 339 | unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL; |
| 340 | #endif |
| 341 | plat_local_state_t req_state; |
| 342 | |
| 343 | for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) { |
| 344 | /* Save the previous requested local power state */ |
| 345 | prev[lvl - 1U] = *psci_get_req_local_pwr_states(lvl, cpu_idx); |
| 346 | |
| 347 | /* Update the new requested local power state */ |
| 348 | if (lvl <= end_pwrlvl) { |
| 349 | req_state = state_info->pwr_domain_state[lvl]; |
| 350 | } else { |
| 351 | req_state = state_info->pwr_domain_state[end_pwrlvl]; |
| 352 | } |
| 353 | psci_set_req_local_pwr_state(lvl, cpu_idx, req_state); |
| 354 | } |
| 355 | } |
| 356 | |
| 357 | /****************************************************************************** |
| 358 | * Helper function to restore the previously saved requested local power states |
| 359 | * (prev) for a CPU (cpu_idx) to psci_req_local_pwr_states. |
| 360 | *****************************************************************************/ |
| 361 | void psci_restore_req_local_pwr_states(unsigned int cpu_idx, |
| 362 | plat_local_state_t *prev) |
| 363 | { |
| 364 | unsigned int lvl; |
| 365 | #ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL |
| 366 | unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL; |
| 367 | #else |
| 368 | unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL; |
| 369 | #endif |
| 370 | |
| 371 | for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) { |
| 372 | /* Restore the previous requested local power state */ |
| 373 | psci_set_req_local_pwr_state(lvl, cpu_idx, prev[lvl - 1U]); |
| 374 | } |
| 375 | } |
| 376 | #endif |
| 377 | |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 378 | /* |
| 379 | * psci_non_cpu_pd_nodes can be placed either in normal memory or coherent |
| 380 | * memory. |
| 381 | * |
| 382 | * With !USE_COHERENT_MEM, psci_non_cpu_pd_nodes is placed in normal memory, |
| 383 | * it's accessed by both cached and non-cached participants. To serve the common |
| 384 | * minimum, perform a cache flush before read and after write so that non-cached |
| 385 | * participants operate on latest data in main memory. |
| 386 | * |
| 387 | * When USE_COHERENT_MEM is used, psci_non_cpu_pd_nodes is placed in coherent |
| 388 | * memory. With HW_ASSISTED_COHERENCY, all PSCI participants are cache-coherent. |
| 389 | * In both cases, no cache operations are required. |
| 390 | */ |
| 391 | |
| 392 | /* |
| 393 | * Retrieve local state of non-CPU power domain node from a non-cached CPU, |
| 394 | * after any required cache maintenance operation. |
| 395 | */ |
| 396 | static plat_local_state_t get_non_cpu_pd_node_local_state( |
| 397 | unsigned int parent_idx) |
| 398 | { |
Andrew F. Davis | e6f28fa | 2018-08-30 12:13:57 -0500 | [diff] [blame] | 399 | #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 400 | flush_dcache_range( |
| 401 | (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx], |
| 402 | sizeof(psci_non_cpu_pd_nodes[parent_idx])); |
| 403 | #endif |
| 404 | return psci_non_cpu_pd_nodes[parent_idx].local_state; |
| 405 | } |
| 406 | |
| 407 | /* |
| 408 | * Update local state of non-CPU power domain node from a cached CPU; perform |
| 409 | * any required cache maintenance operation afterwards. |
| 410 | */ |
| 411 | static void set_non_cpu_pd_node_local_state(unsigned int parent_idx, |
| 412 | plat_local_state_t state) |
| 413 | { |
| 414 | psci_non_cpu_pd_nodes[parent_idx].local_state = state; |
Andrew F. Davis | e6f28fa | 2018-08-30 12:13:57 -0500 | [diff] [blame] | 415 | #if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY) |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 416 | flush_dcache_range( |
| 417 | (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx], |
| 418 | sizeof(psci_non_cpu_pd_nodes[parent_idx])); |
| 419 | #endif |
| 420 | } |
| 421 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 422 | /****************************************************************************** |
| 423 | * Helper function to return the current local power state of each power domain |
| 424 | * from the current cpu power domain to its ancestor at the 'end_pwrlvl'. This |
| 425 | * function will be called after a cpu is powered on to find the local state |
| 426 | * each power domain has emerged from. |
| 427 | *****************************************************************************/ |
Achin Gupta | 9b2bf25 | 2016-06-28 16:46:15 +0100 | [diff] [blame] | 428 | void psci_get_target_local_pwr_states(unsigned int end_pwrlvl, |
| 429 | psci_power_state_t *target_state) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 430 | { |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 431 | unsigned int parent_idx, lvl; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 432 | plat_local_state_t *pd_state = target_state->pwr_domain_state; |
| 433 | |
| 434 | pd_state[PSCI_CPU_PWR_LVL] = psci_get_cpu_local_state(); |
| 435 | parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node; |
| 436 | |
| 437 | /* Copy the local power state from node to state_info */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 438 | for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 439 | pd_state[lvl] = get_non_cpu_pd_node_local_state(parent_idx); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 440 | parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; |
| 441 | } |
| 442 | |
| 443 | /* Set the the higher levels to RUN */ |
| 444 | for (; lvl <= PLAT_MAX_PWR_LVL; lvl++) |
| 445 | target_state->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN; |
| 446 | } |
| 447 | |
| 448 | /****************************************************************************** |
| 449 | * Helper function to set the target local power state that each power domain |
| 450 | * from the current cpu power domain to its ancestor at the 'end_pwrlvl' will |
| 451 | * enter. This function will be called after coordination of requested power |
| 452 | * states has been done for each power level. |
| 453 | *****************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 454 | static void psci_set_target_local_pwr_states(unsigned int end_pwrlvl, |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 455 | const psci_power_state_t *target_state) |
| 456 | { |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 457 | unsigned int parent_idx, lvl; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 458 | const plat_local_state_t *pd_state = target_state->pwr_domain_state; |
| 459 | |
| 460 | psci_set_cpu_local_state(pd_state[PSCI_CPU_PWR_LVL]); |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 461 | |
Achin Gupta | f3ccbab | 2014-07-25 14:52:47 +0100 | [diff] [blame] | 462 | /* |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 463 | * Need to flush as local_state might be accessed with Data Cache |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 464 | * disabled during power on |
Achin Gupta | f3ccbab | 2014-07-25 14:52:47 +0100 | [diff] [blame] | 465 | */ |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 466 | psci_flush_cpu_data(psci_svc_cpu_data.local_state); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 467 | |
| 468 | parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node; |
| 469 | |
| 470 | /* Copy the local_state from state_info */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 471 | for (lvl = 1U; lvl <= end_pwrlvl; lvl++) { |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 472 | set_non_cpu_pd_node_local_state(parent_idx, pd_state[lvl]); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 473 | parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; |
| 474 | } |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 475 | } |
| 476 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 477 | |
Achin Gupta | a45e397 | 2013-12-05 15:10:48 +0000 | [diff] [blame] | 478 | /******************************************************************************* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 479 | * PSCI helper function to get the parent nodes corresponding to a cpu_index. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 480 | ******************************************************************************/ |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 481 | void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx, |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 482 | unsigned int end_lvl, |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 483 | unsigned int *node_index) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 484 | { |
| 485 | unsigned int parent_node = psci_cpu_pd_nodes[cpu_idx].parent_node; |
Varun Wadekar | 66231d1 | 2017-06-07 09:57:42 -0700 | [diff] [blame] | 486 | unsigned int i; |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 487 | unsigned int *node = node_index; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 488 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 489 | for (i = PSCI_CPU_PWR_LVL + 1U; i <= end_lvl; i++) { |
| 490 | *node = parent_node; |
| 491 | node++; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 492 | parent_node = psci_non_cpu_pd_nodes[parent_node].parent_node; |
| 493 | } |
| 494 | } |
| 495 | |
| 496 | /****************************************************************************** |
| 497 | * This function is invoked post CPU power up and initialization. It sets the |
| 498 | * affinity info state, target power state and requested power state for the |
| 499 | * current CPU and all its ancestor power domains to RUN. |
| 500 | *****************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 501 | void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 502 | { |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 503 | unsigned int parent_idx, cpu_idx = plat_my_core_pos(), lvl; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 504 | parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; |
| 505 | |
| 506 | /* Reset the local_state to RUN for the non cpu power domains. */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 507 | for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 508 | set_non_cpu_pd_node_local_state(parent_idx, |
| 509 | PSCI_LOCAL_STATE_RUN); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 510 | psci_set_req_local_pwr_state(lvl, |
| 511 | cpu_idx, |
| 512 | PSCI_LOCAL_STATE_RUN); |
| 513 | parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; |
| 514 | } |
| 515 | |
| 516 | /* Set the affinity info state to ON */ |
| 517 | psci_set_aff_info_state(AFF_STATE_ON); |
| 518 | |
| 519 | psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN); |
Jeenu Viswambharan | 0b56d6f | 2017-01-06 14:58:11 +0000 | [diff] [blame] | 520 | psci_flush_cpu_data(psci_svc_cpu_data); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 521 | } |
| 522 | |
| 523 | /****************************************************************************** |
Wing Li | 2c556f3 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 524 | * This function is used in platform-coordinated mode. |
| 525 | * |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 526 | * This function is passed the local power states requested for each power |
| 527 | * domain (state_info) between the current CPU domain and its ancestors until |
| 528 | * the target power level (end_pwrlvl). It updates the array of requested power |
| 529 | * states with this information. |
| 530 | * |
| 531 | * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it |
| 532 | * retrieves the states requested by all the cpus of which the power domain at |
| 533 | * that level is an ancestor. It passes this information to the platform to |
| 534 | * coordinate and return the target power state. If the target state for a level |
| 535 | * is RUN then subsequent levels are not considered. At the CPU level, state |
| 536 | * coordination is not required. Hence, the requested and the target states are |
| 537 | * the same. |
| 538 | * |
| 539 | * The 'state_info' is updated with the target state for each level between the |
| 540 | * CPU and the 'end_pwrlvl' and returned to the caller. |
| 541 | * |
| 542 | * This function will only be invoked with data cache enabled and while |
| 543 | * powering down a core. |
| 544 | *****************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 545 | void psci_do_state_coordination(unsigned int end_pwrlvl, |
| 546 | psci_power_state_t *state_info) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 547 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 548 | unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos(); |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 549 | unsigned int start_idx; |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 550 | unsigned int ncpus; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 551 | plat_local_state_t target_state, *req_states; |
| 552 | |
Soby Mathew | 1298e69 | 2016-02-02 14:23:10 +0000 | [diff] [blame] | 553 | assert(end_pwrlvl <= PLAT_MAX_PWR_LVL); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 554 | parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; |
| 555 | |
| 556 | /* For level 0, the requested state will be equivalent |
| 557 | to target state */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 558 | for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 559 | |
| 560 | /* First update the requested power state */ |
| 561 | psci_set_req_local_pwr_state(lvl, cpu_idx, |
| 562 | state_info->pwr_domain_state[lvl]); |
| 563 | |
| 564 | /* Get the requested power states for this power level */ |
| 565 | start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx; |
| 566 | req_states = psci_get_req_local_pwr_states(lvl, start_idx); |
| 567 | |
| 568 | /* |
| 569 | * Let the platform coordinate amongst the requested states at |
| 570 | * this power level and return the target local power state. |
| 571 | */ |
| 572 | ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus; |
| 573 | target_state = plat_get_target_pwr_state(lvl, |
| 574 | req_states, |
| 575 | ncpus); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 576 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 577 | state_info->pwr_domain_state[lvl] = target_state; |
| 578 | |
| 579 | /* Break early if the negotiated target power state is RUN */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 580 | if (is_local_state_run(state_info->pwr_domain_state[lvl]) != 0) |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 581 | break; |
| 582 | |
| 583 | parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node; |
| 584 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 585 | |
| 586 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 587 | * This is for cases when we break out of the above loop early because |
| 588 | * the target power state is RUN at a power level < end_pwlvl. |
| 589 | * We update the requested power state from state_info and then |
| 590 | * set the target state as RUN. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 591 | */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 592 | for (lvl = lvl + 1U; lvl <= end_pwrlvl; lvl++) { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 593 | psci_set_req_local_pwr_state(lvl, cpu_idx, |
| 594 | state_info->pwr_domain_state[lvl]); |
| 595 | state_info->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 596 | |
Wing Li | 2c556f3 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 597 | } |
| 598 | |
| 599 | /* Update the target state in the power domain nodes */ |
| 600 | psci_set_target_local_pwr_states(end_pwrlvl, state_info); |
| 601 | } |
| 602 | |
| 603 | #if PSCI_OS_INIT_MODE |
| 604 | /****************************************************************************** |
| 605 | * This function is used in OS-initiated mode. |
| 606 | * |
| 607 | * This function is passed the local power states requested for each power |
| 608 | * domain (state_info) between the current CPU domain and its ancestors until |
| 609 | * the target power level (end_pwrlvl), and ensures the requested power states |
| 610 | * are valid. It updates the array of requested power states with this |
| 611 | * information. |
| 612 | * |
| 613 | * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it |
| 614 | * retrieves the states requested by all the cpus of which the power domain at |
| 615 | * that level is an ancestor. It passes this information to the platform to |
| 616 | * coordinate and return the target power state. If the requested state does |
| 617 | * not match the target state, the request is denied. |
| 618 | * |
| 619 | * The 'state_info' is not modified. |
| 620 | * |
| 621 | * This function will only be invoked with data cache enabled and while |
| 622 | * powering down a core. |
| 623 | *****************************************************************************/ |
| 624 | int psci_validate_state_coordination(unsigned int end_pwrlvl, |
| 625 | psci_power_state_t *state_info) |
| 626 | { |
| 627 | int rc = PSCI_E_SUCCESS; |
| 628 | unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos(); |
| 629 | unsigned int start_idx; |
| 630 | unsigned int ncpus; |
| 631 | plat_local_state_t target_state, *req_states; |
| 632 | plat_local_state_t prev[PLAT_MAX_PWR_LVL]; |
| 633 | |
| 634 | assert(end_pwrlvl <= PLAT_MAX_PWR_LVL); |
| 635 | parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node; |
| 636 | |
| 637 | /* |
| 638 | * Save a copy of the previous requested local power states and update |
| 639 | * the new requested local power states. |
| 640 | */ |
| 641 | psci_update_req_local_pwr_states(end_pwrlvl, cpu_idx, state_info, prev); |
| 642 | |
| 643 | for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) { |
| 644 | /* Get the requested power states for this power level */ |
| 645 | start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx; |
| 646 | req_states = psci_get_req_local_pwr_states(lvl, start_idx); |
| 647 | |
| 648 | /* |
| 649 | * Let the platform coordinate amongst the requested states at |
| 650 | * this power level and return the target local power state. |
| 651 | */ |
| 652 | ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus; |
| 653 | target_state = plat_get_target_pwr_state(lvl, |
| 654 | req_states, |
| 655 | ncpus); |
| 656 | |
| 657 | /* |
| 658 | * Verify that the requested power state matches the target |
| 659 | * local power state. |
| 660 | */ |
| 661 | if (state_info->pwr_domain_state[lvl] != target_state) { |
| 662 | if (target_state == PSCI_LOCAL_STATE_RUN) { |
| 663 | rc = PSCI_E_DENIED; |
| 664 | } else { |
| 665 | rc = PSCI_E_INVALID_PARAMS; |
| 666 | } |
| 667 | goto exit; |
| 668 | } |
| 669 | } |
| 670 | |
| 671 | /* |
| 672 | * Verify that the current core is the last running core at the |
| 673 | * specified power level. |
| 674 | */ |
| 675 | lvl = state_info->last_at_pwrlvl; |
| 676 | if (!psci_is_last_cpu_to_idle_at_pwrlvl(lvl)) { |
| 677 | rc = PSCI_E_DENIED; |
| 678 | } |
| 679 | |
| 680 | exit: |
| 681 | if (rc != PSCI_E_SUCCESS) { |
| 682 | /* Restore the previous requested local power states. */ |
| 683 | psci_restore_req_local_pwr_states(cpu_idx, prev); |
| 684 | return rc; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 685 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 686 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 687 | /* Update the target state in the power domain nodes */ |
| 688 | psci_set_target_local_pwr_states(end_pwrlvl, state_info); |
Wing Li | 2c556f3 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 689 | |
| 690 | return rc; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 691 | } |
Wing Li | 2c556f3 | 2022-09-14 13:18:17 -0700 | [diff] [blame] | 692 | #endif |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 693 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 694 | /****************************************************************************** |
| 695 | * This function validates a suspend request by making sure that if a standby |
| 696 | * state is requested then no power level is turned off and the highest power |
| 697 | * level is placed in a standby/retention state. |
| 698 | * |
| 699 | * It also ensures that the state level X will enter is not shallower than the |
| 700 | * state level X + 1 will enter. |
| 701 | * |
| 702 | * This validation will be enabled only for DEBUG builds as the platform is |
| 703 | * expected to perform these validations as well. |
| 704 | *****************************************************************************/ |
| 705 | int psci_validate_suspend_req(const psci_power_state_t *state_info, |
| 706 | unsigned int is_power_down_state) |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 707 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 708 | unsigned int max_off_lvl, target_lvl, max_retn_lvl; |
| 709 | plat_local_state_t state; |
| 710 | plat_local_state_type_t req_state_type, deepest_state_type; |
| 711 | int i; |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 712 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 713 | /* Find the target suspend power level */ |
| 714 | target_lvl = psci_find_target_suspend_lvl(state_info); |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 715 | if (target_lvl == PSCI_INVALID_PWR_LVL) |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 716 | return PSCI_E_INVALID_PARAMS; |
| 717 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 718 | /* All power domain levels are in a RUN state to begin with */ |
| 719 | deepest_state_type = STATE_TYPE_RUN; |
| 720 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 721 | for (i = (int) target_lvl; i >= (int) PSCI_CPU_PWR_LVL; i--) { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 722 | state = state_info->pwr_domain_state[i]; |
| 723 | req_state_type = find_local_state_type(state); |
| 724 | |
| 725 | /* |
| 726 | * While traversing from the highest power level to the lowest, |
| 727 | * the state requested for lower levels has to be the same or |
| 728 | * deeper i.e. equal to or greater than the state at the higher |
| 729 | * levels. If this condition is true, then the requested state |
| 730 | * becomes the deepest state encountered so far. |
| 731 | */ |
| 732 | if (req_state_type < deepest_state_type) |
| 733 | return PSCI_E_INVALID_PARAMS; |
| 734 | deepest_state_type = req_state_type; |
| 735 | } |
| 736 | |
| 737 | /* Find the highest off power level */ |
| 738 | max_off_lvl = psci_find_max_off_lvl(state_info); |
| 739 | |
| 740 | /* The target_lvl is either equal to the max_off_lvl or max_retn_lvl */ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 741 | max_retn_lvl = PSCI_INVALID_PWR_LVL; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 742 | if (target_lvl != max_off_lvl) |
| 743 | max_retn_lvl = target_lvl; |
| 744 | |
| 745 | /* |
| 746 | * If this is not a request for a power down state then max off level |
| 747 | * has to be invalid and max retention level has to be a valid power |
| 748 | * level. |
| 749 | */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 750 | if ((is_power_down_state == 0U) && |
| 751 | ((max_off_lvl != PSCI_INVALID_PWR_LVL) || |
| 752 | (max_retn_lvl == PSCI_INVALID_PWR_LVL))) |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 753 | return PSCI_E_INVALID_PARAMS; |
| 754 | |
| 755 | return PSCI_E_SUCCESS; |
| 756 | } |
| 757 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 758 | /****************************************************************************** |
| 759 | * This function finds the highest power level which will be powered down |
| 760 | * amongst all the power levels specified in the 'state_info' structure |
| 761 | *****************************************************************************/ |
| 762 | unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info) |
Achin Gupta | cab78e4 | 2014-07-28 00:09:01 +0100 | [diff] [blame] | 763 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 764 | int i; |
Achin Gupta | cab78e4 | 2014-07-28 00:09:01 +0100 | [diff] [blame] | 765 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 766 | for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) { |
| 767 | if (is_local_state_off(state_info->pwr_domain_state[i]) != 0) |
| 768 | return (unsigned int) i; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 769 | } |
| 770 | |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 771 | return PSCI_INVALID_PWR_LVL; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 772 | } |
| 773 | |
| 774 | /****************************************************************************** |
| 775 | * This functions finds the level of the highest power domain which will be |
| 776 | * placed in a low power state during a suspend operation. |
| 777 | *****************************************************************************/ |
| 778 | unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info) |
| 779 | { |
| 780 | int i; |
| 781 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 782 | for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) { |
| 783 | if (is_local_state_run(state_info->pwr_domain_state[i]) == 0) |
| 784 | return (unsigned int) i; |
Achin Gupta | cab78e4 | 2014-07-28 00:09:01 +0100 | [diff] [blame] | 785 | } |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 786 | |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 787 | return PSCI_INVALID_PWR_LVL; |
Achin Gupta | cab78e4 | 2014-07-28 00:09:01 +0100 | [diff] [blame] | 788 | } |
| 789 | |
| 790 | /******************************************************************************* |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 791 | * This function is passed the highest level in the topology tree that the |
| 792 | * operation should be applied to and a list of node indexes. It picks up locks |
| 793 | * from the node index list in order of increasing power domain level in the |
| 794 | * range specified. |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 795 | ******************************************************************************/ |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 796 | void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl, |
| 797 | const unsigned int *parent_nodes) |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 798 | { |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 799 | unsigned int parent_idx; |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 800 | unsigned int level; |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 801 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 802 | /* No locking required for level 0. Hence start locking from level 1 */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 803 | for (level = PSCI_CPU_PWR_LVL + 1U; level <= end_pwrlvl; level++) { |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 804 | parent_idx = parent_nodes[level - 1U]; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 805 | psci_lock_get(&psci_non_cpu_pd_nodes[parent_idx]); |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 806 | } |
| 807 | } |
| 808 | |
| 809 | /******************************************************************************* |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 810 | * This function is passed the highest level in the topology tree that the |
| 811 | * operation should be applied to and a list of node indexes. It releases the |
| 812 | * locks in order of decreasing power domain level in the range specified. |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 813 | ******************************************************************************/ |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 814 | void psci_release_pwr_domain_locks(unsigned int end_pwrlvl, |
| 815 | const unsigned int *parent_nodes) |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 816 | { |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 817 | unsigned int parent_idx; |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 818 | unsigned int level; |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 819 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 820 | /* Unlock top down. No unlocking required for level 0. */ |
Zelalem | 91d8061 | 2020-02-12 10:37:03 -0600 | [diff] [blame] | 821 | for (level = end_pwrlvl; level >= (PSCI_CPU_PWR_LVL + 1U); level--) { |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 822 | parent_idx = parent_nodes[level - 1U]; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 823 | psci_lock_release(&psci_non_cpu_pd_nodes[parent_idx]); |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 824 | } |
| 825 | } |
| 826 | |
| 827 | /******************************************************************************* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 828 | * Simple routine to determine whether a mpidr is valid or not. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 829 | ******************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 830 | int psci_validate_mpidr(u_register_t mpidr) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 831 | { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 832 | if (plat_core_pos_by_mpidr(mpidr) < 0) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 833 | return PSCI_E_INVALID_PARAMS; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 834 | |
| 835 | return PSCI_E_SUCCESS; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 836 | } |
| 837 | |
| 838 | /******************************************************************************* |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 839 | * This function determines the full entrypoint information for the requested |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 840 | * PSCI entrypoint on power on/resume and returns it. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 841 | ******************************************************************************/ |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 842 | #ifdef __aarch64__ |
Soby Mathew | f1f97a1 | 2015-07-15 12:13:26 +0100 | [diff] [blame] | 843 | static int psci_get_ns_ep_info(entry_point_info_t *ep, |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 844 | uintptr_t entrypoint, |
| 845 | u_register_t context_id) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 846 | { |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 847 | u_register_t ep_attr, sctlr; |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 848 | unsigned int daif, ee, mode; |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 849 | u_register_t ns_scr_el3 = read_scr_el3(); |
| 850 | u_register_t ns_sctlr_el1 = read_sctlr_el1(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 851 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 852 | sctlr = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? |
| 853 | read_sctlr_el2() : ns_sctlr_el1; |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 854 | ee = 0; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 855 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 856 | ep_attr = NON_SECURE | EP_ST_DISABLE; |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 857 | if ((sctlr & SCTLR_EE_BIT) != 0U) { |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 858 | ep_attr |= EP_EE_BIG; |
| 859 | ee = 1; |
| 860 | } |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 861 | SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 862 | |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 863 | ep->pc = entrypoint; |
Douglas Raillard | a8954fc | 2017-01-26 15:54:44 +0000 | [diff] [blame] | 864 | zeromem(&ep->args, sizeof(ep->args)); |
Soby Mathew | 8595b87 | 2015-01-06 15:36:38 +0000 | [diff] [blame] | 865 | ep->args.arg0 = context_id; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 866 | |
| 867 | /* |
| 868 | * Figure out whether the cpu enters the non-secure address space |
| 869 | * in aarch32 or aarch64 |
| 870 | */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 871 | if ((ns_scr_el3 & SCR_RW_BIT) != 0U) { |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 872 | |
| 873 | /* |
| 874 | * Check whether a Thumb entry point has been provided for an |
| 875 | * aarch64 EL |
| 876 | */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 877 | if ((entrypoint & 0x1UL) != 0UL) |
Soby Mathew | f1f97a1 | 2015-07-15 12:13:26 +0100 | [diff] [blame] | 878 | return PSCI_E_INVALID_ADDRESS; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 879 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 880 | mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? MODE_EL2 : MODE_EL1; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 881 | |
Jimmy Brisson | ed20207 | 2020-08-04 16:18:52 -0500 | [diff] [blame] | 882 | ep->spsr = SPSR_64((uint64_t)mode, MODE_SP_ELX, |
| 883 | DISABLE_ALL_EXCEPTIONS); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 884 | } else { |
| 885 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 886 | mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? |
| 887 | MODE32_hyp : MODE32_svc; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 888 | |
| 889 | /* |
| 890 | * TODO: Choose async. exception bits if HYP mode is not |
| 891 | * implemented according to the values of SCR.{AW, FW} bits |
| 892 | */ |
Vikram Kanigiri | 9851e42 | 2014-05-13 14:42:08 +0100 | [diff] [blame] | 893 | daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT; |
| 894 | |
Jimmy Brisson | ed20207 | 2020-08-04 16:18:52 -0500 | [diff] [blame] | 895 | ep->spsr = SPSR_MODE32((uint64_t)mode, entrypoint & 0x1, ee, |
| 896 | daif); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 897 | } |
| 898 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 899 | return PSCI_E_SUCCESS; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 900 | } |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 901 | #else /* !__aarch64__ */ |
| 902 | static int psci_get_ns_ep_info(entry_point_info_t *ep, |
| 903 | uintptr_t entrypoint, |
| 904 | u_register_t context_id) |
| 905 | { |
| 906 | u_register_t ep_attr; |
| 907 | unsigned int aif, ee, mode; |
| 908 | u_register_t scr = read_scr(); |
| 909 | u_register_t ns_sctlr, sctlr; |
| 910 | |
| 911 | /* Switch to non secure state */ |
| 912 | write_scr(scr | SCR_NS_BIT); |
| 913 | isb(); |
| 914 | ns_sctlr = read_sctlr(); |
| 915 | |
| 916 | sctlr = scr & SCR_HCE_BIT ? read_hsctlr() : ns_sctlr; |
| 917 | |
| 918 | /* Return to original state */ |
| 919 | write_scr(scr); |
| 920 | isb(); |
| 921 | ee = 0; |
| 922 | |
| 923 | ep_attr = NON_SECURE | EP_ST_DISABLE; |
| 924 | if (sctlr & SCTLR_EE_BIT) { |
| 925 | ep_attr |= EP_EE_BIG; |
| 926 | ee = 1; |
| 927 | } |
| 928 | SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr); |
| 929 | |
| 930 | ep->pc = entrypoint; |
| 931 | zeromem(&ep->args, sizeof(ep->args)); |
| 932 | ep->args.arg0 = context_id; |
| 933 | |
| 934 | mode = scr & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc; |
| 935 | |
| 936 | /* |
| 937 | * TODO: Choose async. exception bits if HYP mode is not |
| 938 | * implemented according to the values of SCR.{AW, FW} bits |
| 939 | */ |
| 940 | aif = SPSR_ABT_BIT | SPSR_IRQ_BIT | SPSR_FIQ_BIT; |
| 941 | |
| 942 | ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, aif); |
| 943 | |
| 944 | return PSCI_E_SUCCESS; |
| 945 | } |
| 946 | |
| 947 | #endif /* __aarch64__ */ |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 948 | |
| 949 | /******************************************************************************* |
Soby Mathew | f1f97a1 | 2015-07-15 12:13:26 +0100 | [diff] [blame] | 950 | * This function validates the entrypoint with the platform layer if the |
| 951 | * appropriate pm_ops hook is exported by the platform and returns the |
| 952 | * 'entry_point_info'. |
| 953 | ******************************************************************************/ |
| 954 | int psci_validate_entry_point(entry_point_info_t *ep, |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 955 | uintptr_t entrypoint, |
| 956 | u_register_t context_id) |
Soby Mathew | f1f97a1 | 2015-07-15 12:13:26 +0100 | [diff] [blame] | 957 | { |
| 958 | int rc; |
| 959 | |
| 960 | /* Validate the entrypoint using platform psci_ops */ |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 961 | if (psci_plat_pm_ops->validate_ns_entrypoint != NULL) { |
Soby Mathew | f1f97a1 | 2015-07-15 12:13:26 +0100 | [diff] [blame] | 962 | rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint); |
| 963 | if (rc != PSCI_E_SUCCESS) |
| 964 | return PSCI_E_INVALID_ADDRESS; |
| 965 | } |
| 966 | |
| 967 | /* |
| 968 | * Verify and derive the re-entry information for |
| 969 | * the non-secure world from the non-secure state from |
| 970 | * where this call originated. |
| 971 | */ |
| 972 | rc = psci_get_ns_ep_info(ep, entrypoint, context_id); |
| 973 | return rc; |
| 974 | } |
| 975 | |
| 976 | /******************************************************************************* |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 977 | * Generic handler which is called when a cpu is physically powered on. It |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 978 | * traverses the node information and finds the highest power level powered |
| 979 | * off and performs generic, architectural, platform setup and state management |
| 980 | * to power on that power level and power levels below it. |
| 981 | * e.g. For a cpu that's been powered on, it will call the platform specific |
| 982 | * code to enable the gic cpu interface and for a cluster it will enable |
| 983 | * coherency at the interconnect level in addition to gic cpu interface. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 984 | ******************************************************************************/ |
Soby Mathew | d019487 | 2016-04-29 19:01:30 +0100 | [diff] [blame] | 985 | void psci_warmboot_entrypoint(void) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 986 | { |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 987 | unsigned int end_pwrlvl; |
Deepika Bhavnani | 79ffab5 | 2019-08-27 00:32:24 +0300 | [diff] [blame] | 988 | unsigned int cpu_idx = plat_my_core_pos(); |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 989 | unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 990 | psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} }; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 991 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 992 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 993 | * Verify that we have been explicitly turned ON or resumed from |
| 994 | * suspend. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 995 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 996 | if (psci_get_aff_info_state() == AFF_STATE_OFF) { |
Andrew Walbran | 8fe72b9 | 2020-01-23 16:22:44 +0000 | [diff] [blame] | 997 | ERROR("Unexpected affinity info state.\n"); |
James Morrissey | 40a6f64 | 2014-02-10 14:24:36 +0000 | [diff] [blame] | 998 | panic(); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 999 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1000 | |
| 1001 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1002 | * Get the maximum power domain level to traverse to after this cpu |
| 1003 | * has been physically powered up. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1004 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1005 | end_pwrlvl = get_power_on_target_pwrlvl(); |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 1006 | |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 1007 | /* Get the parent nodes */ |
| 1008 | psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes); |
| 1009 | |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 1010 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1011 | * This function acquires the lock corresponding to each power level so |
| 1012 | * that by the time all locks are taken, the system topology is snapshot |
| 1013 | * and state management can be done safely. |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 1014 | */ |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 1015 | psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes); |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 1016 | |
Soby Mathew | 8336f68 | 2017-10-16 15:19:31 +0100 | [diff] [blame] | 1017 | psci_get_target_local_pwr_states(end_pwrlvl, &state_info); |
| 1018 | |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 1019 | #if ENABLE_PSCI_STAT |
dp-arm | 66abfbe | 2017-01-31 13:01:04 +0000 | [diff] [blame] | 1020 | plat_psci_stat_accounting_stop(&state_info); |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 1021 | #endif |
| 1022 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1023 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1024 | * This CPU could be resuming from suspend or it could have just been |
| 1025 | * turned on. To distinguish between these 2 cases, we examine the |
| 1026 | * affinity state of the CPU: |
| 1027 | * - If the affinity state is ON_PENDING then it has just been |
| 1028 | * turned on. |
| 1029 | * - Else it is resuming from suspend. |
| 1030 | * |
| 1031 | * Depending on the type of warm reset identified, choose the right set |
| 1032 | * of power management handler and perform the generic, architecture |
| 1033 | * and platform specific handling. |
Achin Gupta | cab78e4 | 2014-07-28 00:09:01 +0100 | [diff] [blame] | 1034 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1035 | if (psci_get_aff_info_state() == AFF_STATE_ON_PENDING) |
| 1036 | psci_cpu_on_finish(cpu_idx, &state_info); |
| 1037 | else |
| 1038 | psci_cpu_suspend_finish(cpu_idx, &state_info); |
Achin Gupta | cab78e4 | 2014-07-28 00:09:01 +0100 | [diff] [blame] | 1039 | |
| 1040 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1041 | * Set the requested and target state of this CPU and all the higher |
| 1042 | * power domains which are ancestors of this CPU to run. |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 1043 | */ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1044 | psci_set_pwr_domains_to_run(end_pwrlvl); |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 1045 | |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 1046 | #if ENABLE_PSCI_STAT |
| 1047 | /* |
| 1048 | * Update PSCI stats. |
| 1049 | * Caches are off when writing stats data on the power down path. |
| 1050 | * Since caches are now enabled, it's necessary to do cache |
| 1051 | * maintenance before reading that same data. |
| 1052 | */ |
dp-arm | 66abfbe | 2017-01-31 13:01:04 +0000 | [diff] [blame] | 1053 | psci_stats_update_pwr_up(end_pwrlvl, &state_info); |
Yatharth Kochar | 241ec6c | 2016-05-09 18:26:35 +0100 | [diff] [blame] | 1054 | #endif |
| 1055 | |
Achin Gupta | f6b9e99 | 2014-07-31 11:19:11 +0100 | [diff] [blame] | 1056 | /* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1057 | * This loop releases the lock corresponding to each power level |
Achin Gupta | 0959db5 | 2013-12-02 17:33:04 +0000 | [diff] [blame] | 1058 | * in the reverse order to which they were acquired. |
| 1059 | */ |
Andrew F. Davis | 74e8978 | 2019-06-04 10:46:54 -0400 | [diff] [blame] | 1060 | psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1061 | } |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 1062 | |
| 1063 | /******************************************************************************* |
| 1064 | * This function initializes the set of hooks that PSCI invokes as part of power |
| 1065 | * management operation. The power management hooks are expected to be provided |
| 1066 | * by the SPD, after it finishes all its initialization |
| 1067 | ******************************************************************************/ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 1068 | void psci_register_spd_pm_hook(const spd_pm_ops_t *pm) |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 1069 | { |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 1070 | assert(pm != NULL); |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 1071 | psci_spd_pm = pm; |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 1072 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 1073 | if (pm->svc_migrate != NULL) |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 1074 | psci_caps |= define_psci_cap(PSCI_MIG_AARCH64); |
| 1075 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 1076 | if (pm->svc_migrate_info != NULL) |
Soby Mathew | 6cdddaf | 2015-01-07 11:10:22 +0000 | [diff] [blame] | 1077 | psci_caps |= define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64) |
| 1078 | | define_psci_cap(PSCI_MIG_INFO_TYPE); |
Jeenu Viswambharan | 7f36660 | 2014-02-20 17:11:00 +0000 | [diff] [blame] | 1079 | } |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 1080 | |
| 1081 | /******************************************************************************* |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 1082 | * This function invokes the migrate info hook in the spd_pm_ops. It performs |
| 1083 | * the necessary return value validation. If the Secure Payload is UP and |
| 1084 | * migrate capable, it returns the mpidr of the CPU on which the Secure payload |
| 1085 | * is resident through the mpidr parameter. Else the value of the parameter on |
| 1086 | * return is undefined. |
| 1087 | ******************************************************************************/ |
Soby Mathew | 011ca18 | 2015-07-29 17:05:03 +0100 | [diff] [blame] | 1088 | int psci_spd_migrate_info(u_register_t *mpidr) |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 1089 | { |
| 1090 | int rc; |
| 1091 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 1092 | if ((psci_spd_pm == NULL) || (psci_spd_pm->svc_migrate_info == NULL)) |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 1093 | return PSCI_E_NOT_SUPPORTED; |
| 1094 | |
| 1095 | rc = psci_spd_pm->svc_migrate_info(mpidr); |
| 1096 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 1097 | assert((rc == PSCI_TOS_UP_MIG_CAP) || (rc == PSCI_TOS_NOT_UP_MIG_CAP) || |
| 1098 | (rc == PSCI_TOS_NOT_PRESENT_MP) || (rc == PSCI_E_NOT_SUPPORTED)); |
Soby Mathew | 110fe36 | 2014-10-23 10:35:34 +0100 | [diff] [blame] | 1099 | |
| 1100 | return rc; |
| 1101 | } |
| 1102 | |
| 1103 | |
| 1104 | /******************************************************************************* |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1105 | * This function prints the state of all power domains present in the |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 1106 | * system |
| 1107 | ******************************************************************************/ |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1108 | void psci_print_power_domain_map(void) |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 1109 | { |
| 1110 | #if LOG_LEVEL >= LOG_LEVEL_INFO |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 1111 | unsigned int idx; |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1112 | plat_local_state_t state; |
| 1113 | plat_local_state_type_t state_type; |
| 1114 | |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 1115 | /* This array maps to the PSCI_STATE_X definitions in psci.h */ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 1116 | static const char * const psci_state_type_str[] = { |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 1117 | "ON", |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1118 | "RETENTION", |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 1119 | "OFF", |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 1120 | }; |
| 1121 | |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1122 | INFO("PSCI Power Domain Map:\n"); |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 1123 | for (idx = 0; idx < (PSCI_NUM_PWR_DOMAINS - psci_plat_core_count); |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1124 | idx++) { |
| 1125 | state_type = find_local_state_type( |
| 1126 | psci_non_cpu_pd_nodes[idx].local_state); |
Yann Gautier | 507e0cd | 2022-02-14 11:09:23 +0100 | [diff] [blame] | 1127 | INFO(" Domain Node : Level %u, parent_node %u," |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1128 | " State %s (0x%x)\n", |
| 1129 | psci_non_cpu_pd_nodes[idx].level, |
| 1130 | psci_non_cpu_pd_nodes[idx].parent_node, |
| 1131 | psci_state_type_str[state_type], |
| 1132 | psci_non_cpu_pd_nodes[idx].local_state); |
| 1133 | } |
| 1134 | |
Pankaj Gupta | 02c3568 | 2019-10-15 15:44:45 +0530 | [diff] [blame] | 1135 | for (idx = 0; idx < psci_plat_core_count; idx++) { |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1136 | state = psci_get_cpu_local_state_by_idx(idx); |
| 1137 | state_type = find_local_state_type(state); |
Yann Gautier | 507e0cd | 2022-02-14 11:09:23 +0100 | [diff] [blame] | 1138 | INFO(" CPU Node : MPID 0x%llx, parent_node %u," |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1139 | " State %s (0x%x)\n", |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 1140 | (unsigned long long)psci_cpu_pd_nodes[idx].mpidr, |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1141 | psci_cpu_pd_nodes[idx].parent_node, |
| 1142 | psci_state_type_str[state_type], |
| 1143 | psci_get_cpu_local_state_by_idx(idx)); |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 1144 | } |
| 1145 | #endif |
| 1146 | } |
Soby Mathew | 981487a | 2015-07-13 14:10:57 +0100 | [diff] [blame] | 1147 | |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 1148 | /****************************************************************************** |
| 1149 | * Return whether any secondaries were powered up with CPU_ON call. A CPU that |
| 1150 | * have ever been powered up would have set its MPDIR value to something other |
| 1151 | * than PSCI_INVALID_MPIDR. Note that MPDIR isn't reset back to |
| 1152 | * PSCI_INVALID_MPIDR when a CPU is powered down later, so the return value is |
| 1153 | * meaningful only when called on the primary CPU during early boot. |
| 1154 | *****************************************************************************/ |
| 1155 | int psci_secondaries_brought_up(void) |
| 1156 | { |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 1157 | unsigned int idx, n_valid = 0U; |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 1158 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 1159 | for (idx = 0U; idx < ARRAY_SIZE(psci_cpu_pd_nodes); idx++) { |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 1160 | if (psci_cpu_pd_nodes[idx].mpidr != PSCI_INVALID_MPIDR) |
| 1161 | n_valid++; |
| 1162 | } |
| 1163 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 1164 | assert(n_valid > 0U); |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 1165 | |
Antonio Nino Diaz | 78a95a6 | 2018-07-17 15:10:08 +0100 | [diff] [blame] | 1166 | return (n_valid > 1U) ? 1 : 0; |
Jeenu Viswambharan | bc1a929 | 2017-02-16 14:55:15 +0000 | [diff] [blame] | 1167 | } |
| 1168 | |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 1169 | /******************************************************************************* |
| 1170 | * Initiate power down sequence, by calling power down operations registered for |
| 1171 | * this CPU. |
| 1172 | ******************************************************************************/ |
Pranav Madhu | c1e61d0 | 2022-07-22 23:11:16 +0530 | [diff] [blame] | 1173 | void psci_pwrdown_cpu(unsigned int power_level) |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 1174 | { |
| 1175 | #if HW_ASSISTED_COHERENCY |
| 1176 | /* |
| 1177 | * With hardware-assisted coherency, the CPU drivers only initiate the |
| 1178 | * power down sequence, without performing cache-maintenance operations |
Andrew F. Davis | 564f954 | 2018-08-30 12:08:01 -0500 | [diff] [blame] | 1179 | * in software. Data caches enabled both before and after this call. |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 1180 | */ |
| 1181 | prepare_cpu_pwr_dwn(power_level); |
| 1182 | #else |
| 1183 | /* |
| 1184 | * Without hardware-assisted coherency, the CPU drivers disable data |
Andrew F. Davis | 564f954 | 2018-08-30 12:08:01 -0500 | [diff] [blame] | 1185 | * caches, then perform cache-maintenance operations in software. |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 1186 | * |
Andrew F. Davis | 564f954 | 2018-08-30 12:08:01 -0500 | [diff] [blame] | 1187 | * This also calls prepare_cpu_pwr_dwn() to initiate power down |
| 1188 | * sequence, but that function will return with data caches disabled. |
| 1189 | * We must ensure that the stack memory is flushed out to memory before |
| 1190 | * we start popping from it again. |
Jeenu Viswambharan | 346bfd8 | 2017-01-05 11:01:02 +0000 | [diff] [blame] | 1191 | */ |
| 1192 | psci_do_pwrdown_cache_maintenance(power_level); |
| 1193 | #endif |
| 1194 | } |
Sandeep Tripathy | 1203004 | 2020-08-17 20:22:13 +0530 | [diff] [blame] | 1195 | |
| 1196 | /******************************************************************************* |
| 1197 | * This function invokes the callback 'stop_func()' with the 'mpidr' of each |
| 1198 | * online PE. Caller can pass suitable method to stop a remote core. |
| 1199 | * |
| 1200 | * 'wait_ms' is the timeout value in milliseconds for the other cores to |
| 1201 | * transition to power down state. Passing '0' makes it non-blocking. |
| 1202 | * |
| 1203 | * The function returns 'PSCI_E_DENIED' if some cores failed to stop within the |
| 1204 | * given timeout. |
| 1205 | ******************************************************************************/ |
| 1206 | int psci_stop_other_cores(unsigned int wait_ms, |
| 1207 | void (*stop_func)(u_register_t mpidr)) |
| 1208 | { |
| 1209 | unsigned int idx, this_cpu_idx; |
| 1210 | |
| 1211 | this_cpu_idx = plat_my_core_pos(); |
| 1212 | |
| 1213 | /* Invoke stop_func for each core */ |
| 1214 | for (idx = 0U; idx < psci_plat_core_count; idx++) { |
| 1215 | /* skip current CPU */ |
| 1216 | if (idx == this_cpu_idx) { |
| 1217 | continue; |
| 1218 | } |
| 1219 | |
| 1220 | /* Check if the CPU is ON */ |
| 1221 | if (psci_get_aff_info_state_by_idx(idx) == AFF_STATE_ON) { |
| 1222 | (*stop_func)(psci_cpu_pd_nodes[idx].mpidr); |
| 1223 | } |
| 1224 | } |
| 1225 | |
| 1226 | /* Need to wait for other cores to shutdown */ |
| 1227 | if (wait_ms != 0U) { |
Jayanth Dodderi Chidanand | 7076350 | 2022-08-22 23:46:10 +0100 | [diff] [blame] | 1228 | while ((wait_ms-- != 0U) && (!psci_is_last_on_cpu())) { |
Sandeep Tripathy | 1203004 | 2020-08-17 20:22:13 +0530 | [diff] [blame] | 1229 | mdelay(1U); |
| 1230 | } |
| 1231 | |
Jayanth Dodderi Chidanand | 7076350 | 2022-08-22 23:46:10 +0100 | [diff] [blame] | 1232 | if (!psci_is_last_on_cpu()) { |
Sandeep Tripathy | 1203004 | 2020-08-17 20:22:13 +0530 | [diff] [blame] | 1233 | WARN("Failed to stop all cores!\n"); |
| 1234 | psci_print_power_domain_map(); |
| 1235 | return PSCI_E_DENIED; |
| 1236 | } |
| 1237 | } |
| 1238 | |
| 1239 | return PSCI_E_SUCCESS; |
| 1240 | } |
Lucian Paul-Trifu | 5e68535 | 2022-03-02 21:28:24 +0000 | [diff] [blame] | 1241 | |
| 1242 | /******************************************************************************* |
| 1243 | * This function verifies that all the other cores in the system have been |
| 1244 | * turned OFF and the current CPU is the last running CPU in the system. |
| 1245 | * Returns true if the current CPU is the last ON CPU or false otherwise. |
| 1246 | * |
| 1247 | * This API has following differences with psci_is_last_on_cpu |
| 1248 | * 1. PSCI states are locked |
Lucian Paul-Trifu | 5e68535 | 2022-03-02 21:28:24 +0000 | [diff] [blame] | 1249 | ******************************************************************************/ |
| 1250 | bool psci_is_last_on_cpu_safe(void) |
| 1251 | { |
| 1252 | unsigned int this_core = plat_my_core_pos(); |
| 1253 | unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; |
Lucian Paul-Trifu | 5e68535 | 2022-03-02 21:28:24 +0000 | [diff] [blame] | 1254 | |
Jayanth Dodderi Chidanand | 7076350 | 2022-08-22 23:46:10 +0100 | [diff] [blame] | 1255 | psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes); |
Lucian Paul-Trifu | 5e68535 | 2022-03-02 21:28:24 +0000 | [diff] [blame] | 1256 | |
Jayanth Dodderi Chidanand | 7076350 | 2022-08-22 23:46:10 +0100 | [diff] [blame] | 1257 | psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); |
Lucian Paul-Trifu | 5e68535 | 2022-03-02 21:28:24 +0000 | [diff] [blame] | 1258 | |
Jayanth Dodderi Chidanand | 7076350 | 2022-08-22 23:46:10 +0100 | [diff] [blame] | 1259 | if (!psci_is_last_on_cpu()) { |
Lucian Paul-Trifu | 5e68535 | 2022-03-02 21:28:24 +0000 | [diff] [blame] | 1260 | psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); |
Jayanth Dodderi Chidanand | 7076350 | 2022-08-22 23:46:10 +0100 | [diff] [blame] | 1261 | return false; |
Lucian Paul-Trifu | 5e68535 | 2022-03-02 21:28:24 +0000 | [diff] [blame] | 1262 | } |
| 1263 | |
Jayanth Dodderi Chidanand | 7076350 | 2022-08-22 23:46:10 +0100 | [diff] [blame] | 1264 | psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); |
| 1265 | |
Lucian Paul-Trifu | 5e68535 | 2022-03-02 21:28:24 +0000 | [diff] [blame] | 1266 | return true; |
| 1267 | } |
Wing Li | 71f69df | 2022-09-14 13:18:15 -0700 | [diff] [blame] | 1268 | |
| 1269 | /******************************************************************************* |
| 1270 | * This function verifies that all cores in the system have been turned ON. |
| 1271 | * Returns true, if all CPUs are ON or false otherwise. |
| 1272 | * |
| 1273 | * This API has following differences with psci_are_all_cpus_on |
| 1274 | * 1. PSCI states are locked |
| 1275 | ******************************************************************************/ |
| 1276 | bool psci_are_all_cpus_on_safe(void) |
| 1277 | { |
| 1278 | unsigned int this_core = plat_my_core_pos(); |
| 1279 | unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0}; |
| 1280 | |
| 1281 | psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes); |
| 1282 | |
| 1283 | psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); |
| 1284 | |
| 1285 | if (!psci_are_all_cpus_on()) { |
| 1286 | psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); |
| 1287 | return false; |
| 1288 | } |
| 1289 | |
| 1290 | psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes); |
| 1291 | |
| 1292 | return true; |
| 1293 | } |