blob: 5ce562feb70a9e82958c81bd1bfe282d3e0f6842 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Yann Gautier507e0cd2022-02-14 11:09:23 +01002 * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <string.h>
9
Dan Handley2bd4ef22014-04-09 13:14:54 +010010#include <arch.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010011#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <common/bl_common.h>
13#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010014#include <context.h>
Sandeep Tripathy12030042020-08-17 20:22:13 +053015#include <drivers/delay_timer.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <lib/el3_runtime/context_mgmt.h>
17#include <lib/utils.h>
18#include <plat/common/platform.h>
19
Dan Handley714a0d22014-04-09 13:13:04 +010020#include "psci_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010021
Achin Gupta607084e2014-02-09 18:24:19 +000022/*
Jeenu Viswambharan7f366602014-02-20 17:11:00 +000023 * SPD power management operations, expected to be supplied by the registered
24 * SPD on successful SP initialization
Achin Gupta607084e2014-02-09 18:24:19 +000025 */
Dan Handleye2712bc2014-04-10 15:37:22 +010026const spd_pm_ops_t *psci_spd_pm;
Achin Gupta607084e2014-02-09 18:24:19 +000027
Soby Mathew981487a2015-07-13 14:10:57 +010028/*
29 * PSCI requested local power state map. This array is used to store the local
30 * power states requested by a CPU for power levels from level 1 to
31 * PLAT_MAX_PWR_LVL. It does not store the requested local power state for power
32 * level 0 (PSCI_CPU_PWR_LVL) as the requested and the target power state for a
33 * CPU are the same.
34 *
35 * During state coordination, the platform is passed an array containing the
36 * local states requested for a particular non cpu power domain by each cpu
37 * within the domain.
38 *
39 * TODO: Dense packing of the requested states will cause cache thrashing
40 * when multiple power domains write to it. If we allocate the requested
41 * states at each power level in a cache-line aligned per-domain memory,
42 * the cache thrashing can be avoided.
43 */
44static plat_local_state_t
45 psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT];
46
Pankaj Gupta02c35682019-10-15 15:44:45 +053047unsigned int psci_plat_core_count;
Soby Mathew981487a2015-07-13 14:10:57 +010048
Achin Gupta4f6ad662013-10-25 09:08:21 +010049/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +010050 * Arrays that hold the platform's power domain tree information for state
51 * management of power domains.
52 * Each node in the array 'psci_non_cpu_pd_nodes' corresponds to a power domain
53 * which is an ancestor of a CPU power domain.
54 * Each node in the array 'psci_cpu_pd_nodes' corresponds to a cpu power domain
Achin Gupta4f6ad662013-10-25 09:08:21 +010055 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +010056non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS]
Soby Mathew2ae20432015-01-08 18:02:44 +000057#if USE_COHERENT_MEM
Chris Kay33bfc5e2023-02-14 11:30:04 +000058__section(".tzfw_coherent_mem")
Soby Mathew2ae20432015-01-08 18:02:44 +000059#endif
60;
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +000062/* Lock for PSCI state coordination */
63DEFINE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]);
Andrew Thoelkee466c9f2015-09-10 11:39:36 +010064
Soby Mathew981487a2015-07-13 14:10:57 +010065cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT];
66
Achin Gupta4f6ad662013-10-25 09:08:21 +010067/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010068 * Pointer to functions exported by the platform to complete power mgmt. ops
69 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +010070const plat_psci_ops_t *psci_plat_pm_ops;
Achin Gupta4f6ad662013-10-25 09:08:21 +010071
Soby Mathew981487a2015-07-13 14:10:57 +010072/******************************************************************************
73 * Check that the maximum power level supported by the platform makes sense
74 *****************************************************************************/
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +010075CASSERT((PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL) &&
76 (PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL),
77 assert_platform_max_pwrlvl_check);
Soby Mathew2b7de2b2015-02-12 14:45:02 +000078
Wing Li71f69df2022-09-14 13:18:15 -070079#if PSCI_OS_INIT_MODE
80/*******************************************************************************
81 * The power state coordination mode used in CPU_SUSPEND.
82 * Defaults to platform-coordinated mode.
83 ******************************************************************************/
84suspend_mode_t psci_suspend_mode = PLAT_COORD;
85#endif
86
Soby Mathew981487a2015-07-13 14:10:57 +010087/*
88 * The plat_local_state used by the platform is one of these types: RUN,
89 * RETENTION and OFF. The platform can define further sub-states for each type
90 * apart from RUN. This categorization is done to verify the sanity of the
91 * psci_power_state passed by the platform and to print debug information. The
92 * categorization is done on the basis of the following conditions:
93 *
94 * 1. If (plat_local_state == 0) then the category is STATE_TYPE_RUN.
95 *
96 * 2. If (0 < plat_local_state <= PLAT_MAX_RET_STATE), then the category is
97 * STATE_TYPE_RETN.
98 *
99 * 3. If (plat_local_state > PLAT_MAX_RET_STATE), then the category is
100 * STATE_TYPE_OFF.
101 */
102typedef enum plat_local_state_type {
103 STATE_TYPE_RUN = 0,
104 STATE_TYPE_RETN,
105 STATE_TYPE_OFF
106} plat_local_state_type_t;
107
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100108/* Function used to categorize plat_local_state. */
109static plat_local_state_type_t find_local_state_type(plat_local_state_t state)
110{
111 if (state != 0U) {
112 if (state > PLAT_MAX_RET_STATE) {
113 return STATE_TYPE_OFF;
114 } else {
115 return STATE_TYPE_RETN;
116 }
117 } else {
118 return STATE_TYPE_RUN;
119 }
120}
Soby Mathew981487a2015-07-13 14:10:57 +0100121
122/******************************************************************************
123 * Check that the maximum retention level supported by the platform is less
124 * than the maximum off level.
125 *****************************************************************************/
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100126CASSERT(PLAT_MAX_RET_STATE < PLAT_MAX_OFF_STATE,
Soby Mathew981487a2015-07-13 14:10:57 +0100127 assert_platform_max_off_and_retn_state_check);
128
129/******************************************************************************
130 * This function ensures that the power state parameter in a CPU_SUSPEND request
131 * is valid. If so, it returns the requested states for each power level.
132 *****************************************************************************/
133int psci_validate_power_state(unsigned int power_state,
134 psci_power_state_t *state_info)
Achin Guptaf6b9e992014-07-31 11:19:11 +0100135{
Soby Mathew981487a2015-07-13 14:10:57 +0100136 /* Check SBZ bits in power state are zero */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100137 if (psci_check_power_state(power_state) != 0U)
Soby Mathew981487a2015-07-13 14:10:57 +0100138 return PSCI_E_INVALID_PARAMS;
Achin Guptaf6b9e992014-07-31 11:19:11 +0100139
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100140 assert(psci_plat_pm_ops->validate_power_state != NULL);
Achin Guptaf6b9e992014-07-31 11:19:11 +0100141
Soby Mathew981487a2015-07-13 14:10:57 +0100142 /* Validate the power_state using platform pm_ops */
143 return psci_plat_pm_ops->validate_power_state(power_state, state_info);
144}
Achin Guptaf6b9e992014-07-31 11:19:11 +0100145
Soby Mathew981487a2015-07-13 14:10:57 +0100146/******************************************************************************
147 * This function retrieves the `psci_power_state_t` for system suspend from
148 * the platform.
149 *****************************************************************************/
150void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info)
151{
152 /*
153 * Assert that the required pm_ops hook is implemented to ensure that
154 * the capability detected during psci_setup() is valid.
155 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100156 assert(psci_plat_pm_ops->get_sys_suspend_power_state != NULL);
Soby Mathew981487a2015-07-13 14:10:57 +0100157
158 /*
159 * Query the platform for the power_state required for system suspend
160 */
161 psci_plat_pm_ops->get_sys_suspend_power_state(state_info);
Achin Guptaf6b9e992014-07-31 11:19:11 +0100162}
163
164/*******************************************************************************
Wing Li71f69df2022-09-14 13:18:15 -0700165 * This function verifies that all the other cores in the system have been
Soby Mathew96168382014-12-17 14:47:57 +0000166 * turned OFF and the current CPU is the last running CPU in the system.
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +0100167 * Returns true, if the current CPU is the last ON CPU or false otherwise.
Soby Mathew96168382014-12-17 14:47:57 +0000168 ******************************************************************************/
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +0100169bool psci_is_last_on_cpu(void)
Soby Mathew96168382014-12-17 14:47:57 +0000170{
Deepika Bhavnani79ffab52019-08-27 00:32:24 +0300171 unsigned int cpu_idx, my_idx = plat_my_core_pos();
Soby Mathew96168382014-12-17 14:47:57 +0000172
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +0100173 for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) {
Soby Mathew981487a2015-07-13 14:10:57 +0100174 if (cpu_idx == my_idx) {
175 assert(psci_get_aff_info_state() == AFF_STATE_ON);
Soby Mathew96168382014-12-17 14:47:57 +0000176 continue;
177 }
178
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +0100179 if (psci_get_aff_info_state_by_idx(cpu_idx) != AFF_STATE_OFF) {
180 VERBOSE("core=%u other than current core=%u %s\n",
181 cpu_idx, my_idx, "running in the system");
182 return false;
183 }
Soby Mathew96168382014-12-17 14:47:57 +0000184 }
185
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +0100186 return true;
Soby Mathew96168382014-12-17 14:47:57 +0000187}
188
189/*******************************************************************************
Wing Li71f69df2022-09-14 13:18:15 -0700190 * This function verifies that all cores in the system have been turned ON.
191 * Returns true, if all CPUs are ON or false otherwise.
192 ******************************************************************************/
193static bool psci_are_all_cpus_on(void)
194{
195 unsigned int cpu_idx;
196
197 for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) {
198 if (psci_get_aff_info_state_by_idx(cpu_idx) == AFF_STATE_OFF) {
199 return false;
200 }
201 }
202
203 return true;
204}
205
206/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +0100207 * Routine to return the maximum power level to traverse to after a cpu has
208 * been physically powered up. It is expected to be called immediately after
209 * reset from assembler code.
Achin Guptaf6b9e992014-07-31 11:19:11 +0100210 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +0100211static unsigned int get_power_on_target_pwrlvl(void)
Achin Guptaf6b9e992014-07-31 11:19:11 +0100212{
Soby Mathew011ca182015-07-29 17:05:03 +0100213 unsigned int pwrlvl;
Achin Guptaf6b9e992014-07-31 11:19:11 +0100214
215 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100216 * Assume that this cpu was suspended and retrieve its target power
217 * level. If it is invalid then it could only have been turned off
218 * earlier. PLAT_MAX_PWR_LVL will be the highest power level a
219 * cpu can be turned off to.
Achin Guptaf6b9e992014-07-31 11:19:11 +0100220 */
Soby Mathew981487a2015-07-13 14:10:57 +0100221 pwrlvl = psci_get_suspend_pwrlvl();
Soby Mathew011ca182015-07-29 17:05:03 +0100222 if (pwrlvl == PSCI_INVALID_PWR_LVL)
Soby Mathew981487a2015-07-13 14:10:57 +0100223 pwrlvl = PLAT_MAX_PWR_LVL;
Deepika Bhavnani523024c2019-08-17 01:10:02 +0300224 assert(pwrlvl < PSCI_INVALID_PWR_LVL);
Soby Mathew981487a2015-07-13 14:10:57 +0100225 return pwrlvl;
Achin Guptaf6b9e992014-07-31 11:19:11 +0100226}
227
Soby Mathew981487a2015-07-13 14:10:57 +0100228/******************************************************************************
229 * Helper function to update the requested local power state array. This array
230 * does not store the requested state for the CPU power level. Hence an
Deepika Bhavnani6bd46662019-08-15 00:56:46 +0300231 * assertion is added to prevent us from accessing the CPU power level.
Soby Mathew981487a2015-07-13 14:10:57 +0100232 *****************************************************************************/
233static void psci_set_req_local_pwr_state(unsigned int pwrlvl,
234 unsigned int cpu_idx,
235 plat_local_state_t req_pwr_state)
Achin Guptaf6b9e992014-07-31 11:19:11 +0100236{
Soby Mathew981487a2015-07-13 14:10:57 +0100237 assert(pwrlvl > PSCI_CPU_PWR_LVL);
Deepika Bhavnani6bd46662019-08-15 00:56:46 +0300238 if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
Pankaj Gupta02c35682019-10-15 15:44:45 +0530239 (cpu_idx < psci_plat_core_count)) {
Deepika Bhavnani6bd46662019-08-15 00:56:46 +0300240 psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx] = req_pwr_state;
241 }
Achin Guptaf6b9e992014-07-31 11:19:11 +0100242}
243
Soby Mathew981487a2015-07-13 14:10:57 +0100244/******************************************************************************
245 * This function initializes the psci_req_local_pwr_states.
246 *****************************************************************************/
Daniel Boulby5753e492018-09-20 14:12:46 +0100247void __init psci_init_req_local_pwr_states(void)
Achin Guptaa45e3972013-12-05 15:10:48 +0000248{
Soby Mathew981487a2015-07-13 14:10:57 +0100249 /* Initialize the requested state of all non CPU power domains as OFF */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100250 unsigned int pwrlvl;
Pankaj Gupta02c35682019-10-15 15:44:45 +0530251 unsigned int core;
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100252
253 for (pwrlvl = 0U; pwrlvl < PLAT_MAX_PWR_LVL; pwrlvl++) {
Pankaj Gupta02c35682019-10-15 15:44:45 +0530254 for (core = 0; core < psci_plat_core_count; core++) {
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100255 psci_req_local_pwr_states[pwrlvl][core] =
256 PLAT_MAX_OFF_STATE;
257 }
258 }
Soby Mathew981487a2015-07-13 14:10:57 +0100259}
Achin Guptaa45e3972013-12-05 15:10:48 +0000260
Soby Mathew981487a2015-07-13 14:10:57 +0100261/******************************************************************************
262 * Helper function to return a reference to an array containing the local power
263 * states requested by each cpu for a power domain at 'pwrlvl'. The size of the
264 * array will be the number of cpu power domains of which this power domain is
265 * an ancestor. These requested states will be used to determine a suitable
266 * target state for this power domain during psci state coordination. An
267 * assertion is added to prevent us from accessing the CPU power level.
268 *****************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +0100269static plat_local_state_t *psci_get_req_local_pwr_states(unsigned int pwrlvl,
Deepika Bhavnani79ffab52019-08-27 00:32:24 +0300270 unsigned int cpu_idx)
Soby Mathew981487a2015-07-13 14:10:57 +0100271{
272 assert(pwrlvl > PSCI_CPU_PWR_LVL);
Achin Guptaf3ccbab2014-07-25 14:52:47 +0100273
Deepika Bhavnani6bd46662019-08-15 00:56:46 +0300274 if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
Pankaj Gupta02c35682019-10-15 15:44:45 +0530275 (cpu_idx < psci_plat_core_count)) {
Deepika Bhavnani6bd46662019-08-15 00:56:46 +0300276 return &psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx];
277 } else
278 return NULL;
Soby Mathew981487a2015-07-13 14:10:57 +0100279}
Achin Guptaa45e3972013-12-05 15:10:48 +0000280
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000281/*
282 * psci_non_cpu_pd_nodes can be placed either in normal memory or coherent
283 * memory.
284 *
285 * With !USE_COHERENT_MEM, psci_non_cpu_pd_nodes is placed in normal memory,
286 * it's accessed by both cached and non-cached participants. To serve the common
287 * minimum, perform a cache flush before read and after write so that non-cached
288 * participants operate on latest data in main memory.
289 *
290 * When USE_COHERENT_MEM is used, psci_non_cpu_pd_nodes is placed in coherent
291 * memory. With HW_ASSISTED_COHERENCY, all PSCI participants are cache-coherent.
292 * In both cases, no cache operations are required.
293 */
294
295/*
296 * Retrieve local state of non-CPU power domain node from a non-cached CPU,
297 * after any required cache maintenance operation.
298 */
299static plat_local_state_t get_non_cpu_pd_node_local_state(
300 unsigned int parent_idx)
301{
Andrew F. Davise6f28fa2018-08-30 12:13:57 -0500302#if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000303 flush_dcache_range(
304 (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
305 sizeof(psci_non_cpu_pd_nodes[parent_idx]));
306#endif
307 return psci_non_cpu_pd_nodes[parent_idx].local_state;
308}
309
310/*
311 * Update local state of non-CPU power domain node from a cached CPU; perform
312 * any required cache maintenance operation afterwards.
313 */
314static void set_non_cpu_pd_node_local_state(unsigned int parent_idx,
315 plat_local_state_t state)
316{
317 psci_non_cpu_pd_nodes[parent_idx].local_state = state;
Andrew F. Davise6f28fa2018-08-30 12:13:57 -0500318#if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000319 flush_dcache_range(
320 (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
321 sizeof(psci_non_cpu_pd_nodes[parent_idx]));
322#endif
323}
324
Soby Mathew981487a2015-07-13 14:10:57 +0100325/******************************************************************************
326 * Helper function to return the current local power state of each power domain
327 * from the current cpu power domain to its ancestor at the 'end_pwrlvl'. This
328 * function will be called after a cpu is powered on to find the local state
329 * each power domain has emerged from.
330 *****************************************************************************/
Achin Gupta9b2bf252016-06-28 16:46:15 +0100331void psci_get_target_local_pwr_states(unsigned int end_pwrlvl,
332 psci_power_state_t *target_state)
Soby Mathew981487a2015-07-13 14:10:57 +0100333{
Soby Mathew011ca182015-07-29 17:05:03 +0100334 unsigned int parent_idx, lvl;
Soby Mathew981487a2015-07-13 14:10:57 +0100335 plat_local_state_t *pd_state = target_state->pwr_domain_state;
336
337 pd_state[PSCI_CPU_PWR_LVL] = psci_get_cpu_local_state();
338 parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node;
339
340 /* Copy the local power state from node to state_info */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100341 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000342 pd_state[lvl] = get_non_cpu_pd_node_local_state(parent_idx);
Soby Mathew981487a2015-07-13 14:10:57 +0100343 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
344 }
345
346 /* Set the the higher levels to RUN */
347 for (; lvl <= PLAT_MAX_PWR_LVL; lvl++)
348 target_state->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
349}
350
351/******************************************************************************
352 * Helper function to set the target local power state that each power domain
353 * from the current cpu power domain to its ancestor at the 'end_pwrlvl' will
354 * enter. This function will be called after coordination of requested power
355 * states has been done for each power level.
356 *****************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +0100357static void psci_set_target_local_pwr_states(unsigned int end_pwrlvl,
Soby Mathew981487a2015-07-13 14:10:57 +0100358 const psci_power_state_t *target_state)
359{
Soby Mathew011ca182015-07-29 17:05:03 +0100360 unsigned int parent_idx, lvl;
Soby Mathew981487a2015-07-13 14:10:57 +0100361 const plat_local_state_t *pd_state = target_state->pwr_domain_state;
362
363 psci_set_cpu_local_state(pd_state[PSCI_CPU_PWR_LVL]);
Achin Guptaa45e3972013-12-05 15:10:48 +0000364
Achin Guptaf3ccbab2014-07-25 14:52:47 +0100365 /*
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000366 * Need to flush as local_state might be accessed with Data Cache
Soby Mathew981487a2015-07-13 14:10:57 +0100367 * disabled during power on
Achin Guptaf3ccbab2014-07-25 14:52:47 +0100368 */
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000369 psci_flush_cpu_data(psci_svc_cpu_data.local_state);
Soby Mathew981487a2015-07-13 14:10:57 +0100370
371 parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node;
372
373 /* Copy the local_state from state_info */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100374 for (lvl = 1U; lvl <= end_pwrlvl; lvl++) {
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000375 set_non_cpu_pd_node_local_state(parent_idx, pd_state[lvl]);
Soby Mathew981487a2015-07-13 14:10:57 +0100376 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
377 }
Achin Guptaa45e3972013-12-05 15:10:48 +0000378}
379
Soby Mathew981487a2015-07-13 14:10:57 +0100380
Achin Guptaa45e3972013-12-05 15:10:48 +0000381/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +0100382 * PSCI helper function to get the parent nodes corresponding to a cpu_index.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100383 ******************************************************************************/
Deepika Bhavnani79ffab52019-08-27 00:32:24 +0300384void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx,
Soby Mathew011ca182015-07-29 17:05:03 +0100385 unsigned int end_lvl,
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100386 unsigned int *node_index)
Soby Mathew981487a2015-07-13 14:10:57 +0100387{
388 unsigned int parent_node = psci_cpu_pd_nodes[cpu_idx].parent_node;
Varun Wadekar66231d12017-06-07 09:57:42 -0700389 unsigned int i;
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100390 unsigned int *node = node_index;
Soby Mathew981487a2015-07-13 14:10:57 +0100391
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100392 for (i = PSCI_CPU_PWR_LVL + 1U; i <= end_lvl; i++) {
393 *node = parent_node;
394 node++;
Soby Mathew981487a2015-07-13 14:10:57 +0100395 parent_node = psci_non_cpu_pd_nodes[parent_node].parent_node;
396 }
397}
398
399/******************************************************************************
400 * This function is invoked post CPU power up and initialization. It sets the
401 * affinity info state, target power state and requested power state for the
402 * current CPU and all its ancestor power domains to RUN.
403 *****************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +0100404void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl)
Soby Mathew981487a2015-07-13 14:10:57 +0100405{
Soby Mathew011ca182015-07-29 17:05:03 +0100406 unsigned int parent_idx, cpu_idx = plat_my_core_pos(), lvl;
Soby Mathew981487a2015-07-13 14:10:57 +0100407 parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
408
409 /* Reset the local_state to RUN for the non cpu power domains. */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100410 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000411 set_non_cpu_pd_node_local_state(parent_idx,
412 PSCI_LOCAL_STATE_RUN);
Soby Mathew981487a2015-07-13 14:10:57 +0100413 psci_set_req_local_pwr_state(lvl,
414 cpu_idx,
415 PSCI_LOCAL_STATE_RUN);
416 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
417 }
418
419 /* Set the affinity info state to ON */
420 psci_set_aff_info_state(AFF_STATE_ON);
421
422 psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN);
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000423 psci_flush_cpu_data(psci_svc_cpu_data);
Soby Mathew981487a2015-07-13 14:10:57 +0100424}
425
426/******************************************************************************
427 * This function is passed the local power states requested for each power
428 * domain (state_info) between the current CPU domain and its ancestors until
429 * the target power level (end_pwrlvl). It updates the array of requested power
430 * states with this information.
431 *
432 * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
433 * retrieves the states requested by all the cpus of which the power domain at
434 * that level is an ancestor. It passes this information to the platform to
435 * coordinate and return the target power state. If the target state for a level
436 * is RUN then subsequent levels are not considered. At the CPU level, state
437 * coordination is not required. Hence, the requested and the target states are
438 * the same.
439 *
440 * The 'state_info' is updated with the target state for each level between the
441 * CPU and the 'end_pwrlvl' and returned to the caller.
442 *
443 * This function will only be invoked with data cache enabled and while
444 * powering down a core.
445 *****************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +0100446void psci_do_state_coordination(unsigned int end_pwrlvl,
447 psci_power_state_t *state_info)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100448{
Soby Mathew981487a2015-07-13 14:10:57 +0100449 unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos();
Deepika Bhavnani79ffab52019-08-27 00:32:24 +0300450 unsigned int start_idx;
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100451 unsigned int ncpus;
Soby Mathew981487a2015-07-13 14:10:57 +0100452 plat_local_state_t target_state, *req_states;
453
Soby Mathew1298e692016-02-02 14:23:10 +0000454 assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
Soby Mathew981487a2015-07-13 14:10:57 +0100455 parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
456
457 /* For level 0, the requested state will be equivalent
458 to target state */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100459 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
Soby Mathew981487a2015-07-13 14:10:57 +0100460
461 /* First update the requested power state */
462 psci_set_req_local_pwr_state(lvl, cpu_idx,
463 state_info->pwr_domain_state[lvl]);
464
465 /* Get the requested power states for this power level */
466 start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
467 req_states = psci_get_req_local_pwr_states(lvl, start_idx);
468
469 /*
470 * Let the platform coordinate amongst the requested states at
471 * this power level and return the target local power state.
472 */
473 ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
474 target_state = plat_get_target_pwr_state(lvl,
475 req_states,
476 ncpus);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100477
Soby Mathew981487a2015-07-13 14:10:57 +0100478 state_info->pwr_domain_state[lvl] = target_state;
479
480 /* Break early if the negotiated target power state is RUN */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100481 if (is_local_state_run(state_info->pwr_domain_state[lvl]) != 0)
Soby Mathew981487a2015-07-13 14:10:57 +0100482 break;
483
484 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
485 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100486
487 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100488 * This is for cases when we break out of the above loop early because
489 * the target power state is RUN at a power level < end_pwlvl.
490 * We update the requested power state from state_info and then
491 * set the target state as RUN.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100492 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100493 for (lvl = lvl + 1U; lvl <= end_pwrlvl; lvl++) {
Soby Mathew981487a2015-07-13 14:10:57 +0100494 psci_set_req_local_pwr_state(lvl, cpu_idx,
495 state_info->pwr_domain_state[lvl]);
496 state_info->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100497
Soby Mathew981487a2015-07-13 14:10:57 +0100498 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100499
Soby Mathew981487a2015-07-13 14:10:57 +0100500 /* Update the target state in the power domain nodes */
501 psci_set_target_local_pwr_states(end_pwrlvl, state_info);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100502}
503
Soby Mathew981487a2015-07-13 14:10:57 +0100504/******************************************************************************
505 * This function validates a suspend request by making sure that if a standby
506 * state is requested then no power level is turned off and the highest power
507 * level is placed in a standby/retention state.
508 *
509 * It also ensures that the state level X will enter is not shallower than the
510 * state level X + 1 will enter.
511 *
512 * This validation will be enabled only for DEBUG builds as the platform is
513 * expected to perform these validations as well.
514 *****************************************************************************/
515int psci_validate_suspend_req(const psci_power_state_t *state_info,
516 unsigned int is_power_down_state)
Achin Gupta0959db52013-12-02 17:33:04 +0000517{
Soby Mathew981487a2015-07-13 14:10:57 +0100518 unsigned int max_off_lvl, target_lvl, max_retn_lvl;
519 plat_local_state_t state;
520 plat_local_state_type_t req_state_type, deepest_state_type;
521 int i;
Achin Gupta0959db52013-12-02 17:33:04 +0000522
Soby Mathew981487a2015-07-13 14:10:57 +0100523 /* Find the target suspend power level */
524 target_lvl = psci_find_target_suspend_lvl(state_info);
Soby Mathew011ca182015-07-29 17:05:03 +0100525 if (target_lvl == PSCI_INVALID_PWR_LVL)
Achin Gupta0959db52013-12-02 17:33:04 +0000526 return PSCI_E_INVALID_PARAMS;
527
Soby Mathew981487a2015-07-13 14:10:57 +0100528 /* All power domain levels are in a RUN state to begin with */
529 deepest_state_type = STATE_TYPE_RUN;
530
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100531 for (i = (int) target_lvl; i >= (int) PSCI_CPU_PWR_LVL; i--) {
Soby Mathew981487a2015-07-13 14:10:57 +0100532 state = state_info->pwr_domain_state[i];
533 req_state_type = find_local_state_type(state);
534
535 /*
536 * While traversing from the highest power level to the lowest,
537 * the state requested for lower levels has to be the same or
538 * deeper i.e. equal to or greater than the state at the higher
539 * levels. If this condition is true, then the requested state
540 * becomes the deepest state encountered so far.
541 */
542 if (req_state_type < deepest_state_type)
543 return PSCI_E_INVALID_PARAMS;
544 deepest_state_type = req_state_type;
545 }
546
547 /* Find the highest off power level */
548 max_off_lvl = psci_find_max_off_lvl(state_info);
549
550 /* The target_lvl is either equal to the max_off_lvl or max_retn_lvl */
Soby Mathew011ca182015-07-29 17:05:03 +0100551 max_retn_lvl = PSCI_INVALID_PWR_LVL;
Soby Mathew981487a2015-07-13 14:10:57 +0100552 if (target_lvl != max_off_lvl)
553 max_retn_lvl = target_lvl;
554
555 /*
556 * If this is not a request for a power down state then max off level
557 * has to be invalid and max retention level has to be a valid power
558 * level.
559 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100560 if ((is_power_down_state == 0U) &&
561 ((max_off_lvl != PSCI_INVALID_PWR_LVL) ||
562 (max_retn_lvl == PSCI_INVALID_PWR_LVL)))
Achin Gupta0959db52013-12-02 17:33:04 +0000563 return PSCI_E_INVALID_PARAMS;
564
565 return PSCI_E_SUCCESS;
566}
567
Soby Mathew981487a2015-07-13 14:10:57 +0100568/******************************************************************************
569 * This function finds the highest power level which will be powered down
570 * amongst all the power levels specified in the 'state_info' structure
571 *****************************************************************************/
572unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info)
Achin Guptacab78e42014-07-28 00:09:01 +0100573{
Soby Mathew981487a2015-07-13 14:10:57 +0100574 int i;
Achin Guptacab78e42014-07-28 00:09:01 +0100575
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100576 for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
577 if (is_local_state_off(state_info->pwr_domain_state[i]) != 0)
578 return (unsigned int) i;
Soby Mathew981487a2015-07-13 14:10:57 +0100579 }
580
Soby Mathew011ca182015-07-29 17:05:03 +0100581 return PSCI_INVALID_PWR_LVL;
Soby Mathew981487a2015-07-13 14:10:57 +0100582}
583
584/******************************************************************************
585 * This functions finds the level of the highest power domain which will be
586 * placed in a low power state during a suspend operation.
587 *****************************************************************************/
588unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info)
589{
590 int i;
591
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100592 for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
593 if (is_local_state_run(state_info->pwr_domain_state[i]) == 0)
594 return (unsigned int) i;
Achin Guptacab78e42014-07-28 00:09:01 +0100595 }
Soby Mathew981487a2015-07-13 14:10:57 +0100596
Soby Mathew011ca182015-07-29 17:05:03 +0100597 return PSCI_INVALID_PWR_LVL;
Achin Guptacab78e42014-07-28 00:09:01 +0100598}
599
600/*******************************************************************************
Andrew F. Davis74e89782019-06-04 10:46:54 -0400601 * This function is passed the highest level in the topology tree that the
602 * operation should be applied to and a list of node indexes. It picks up locks
603 * from the node index list in order of increasing power domain level in the
604 * range specified.
Achin Gupta0959db52013-12-02 17:33:04 +0000605 ******************************************************************************/
Andrew F. Davis74e89782019-06-04 10:46:54 -0400606void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl,
607 const unsigned int *parent_nodes)
Achin Gupta0959db52013-12-02 17:33:04 +0000608{
Andrew F. Davis74e89782019-06-04 10:46:54 -0400609 unsigned int parent_idx;
Soby Mathew011ca182015-07-29 17:05:03 +0100610 unsigned int level;
Achin Gupta0959db52013-12-02 17:33:04 +0000611
Soby Mathew981487a2015-07-13 14:10:57 +0100612 /* No locking required for level 0. Hence start locking from level 1 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100613 for (level = PSCI_CPU_PWR_LVL + 1U; level <= end_pwrlvl; level++) {
Andrew F. Davis74e89782019-06-04 10:46:54 -0400614 parent_idx = parent_nodes[level - 1U];
Soby Mathew981487a2015-07-13 14:10:57 +0100615 psci_lock_get(&psci_non_cpu_pd_nodes[parent_idx]);
Achin Gupta0959db52013-12-02 17:33:04 +0000616 }
617}
618
619/*******************************************************************************
Andrew F. Davis74e89782019-06-04 10:46:54 -0400620 * This function is passed the highest level in the topology tree that the
621 * operation should be applied to and a list of node indexes. It releases the
622 * locks in order of decreasing power domain level in the range specified.
Achin Gupta0959db52013-12-02 17:33:04 +0000623 ******************************************************************************/
Andrew F. Davis74e89782019-06-04 10:46:54 -0400624void psci_release_pwr_domain_locks(unsigned int end_pwrlvl,
625 const unsigned int *parent_nodes)
Achin Gupta0959db52013-12-02 17:33:04 +0000626{
Andrew F. Davis74e89782019-06-04 10:46:54 -0400627 unsigned int parent_idx;
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100628 unsigned int level;
Achin Gupta0959db52013-12-02 17:33:04 +0000629
Soby Mathew981487a2015-07-13 14:10:57 +0100630 /* Unlock top down. No unlocking required for level 0. */
Zelalem91d80612020-02-12 10:37:03 -0600631 for (level = end_pwrlvl; level >= (PSCI_CPU_PWR_LVL + 1U); level--) {
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100632 parent_idx = parent_nodes[level - 1U];
Soby Mathew981487a2015-07-13 14:10:57 +0100633 psci_lock_release(&psci_non_cpu_pd_nodes[parent_idx]);
Achin Gupta0959db52013-12-02 17:33:04 +0000634 }
635}
636
637/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +0100638 * Simple routine to determine whether a mpidr is valid or not.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100639 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +0100640int psci_validate_mpidr(u_register_t mpidr)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100641{
Soby Mathew981487a2015-07-13 14:10:57 +0100642 if (plat_core_pos_by_mpidr(mpidr) < 0)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100643 return PSCI_E_INVALID_PARAMS;
Soby Mathew981487a2015-07-13 14:10:57 +0100644
645 return PSCI_E_SUCCESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100646}
647
648/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100649 * This function determines the full entrypoint information for the requested
Soby Mathew8595b872015-01-06 15:36:38 +0000650 * PSCI entrypoint on power on/resume and returns it.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100651 ******************************************************************************/
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700652#ifdef __aarch64__
Soby Mathewf1f97a12015-07-15 12:13:26 +0100653static int psci_get_ns_ep_info(entry_point_info_t *ep,
Soby Mathew011ca182015-07-29 17:05:03 +0100654 uintptr_t entrypoint,
655 u_register_t context_id)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100656{
Soby Mathewa0fedc42016-06-16 14:52:04 +0100657 u_register_t ep_attr, sctlr;
Soby Mathew011ca182015-07-29 17:05:03 +0100658 unsigned int daif, ee, mode;
Soby Mathewa0fedc42016-06-16 14:52:04 +0100659 u_register_t ns_scr_el3 = read_scr_el3();
660 u_register_t ns_sctlr_el1 = read_sctlr_el1();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100661
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100662 sctlr = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
663 read_sctlr_el2() : ns_sctlr_el1;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100664 ee = 0;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100665
Andrew Thoelke4e126072014-06-04 21:10:52 +0100666 ep_attr = NON_SECURE | EP_ST_DISABLE;
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100667 if ((sctlr & SCTLR_EE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100668 ep_attr |= EP_EE_BIG;
669 ee = 1;
670 }
Soby Mathew8595b872015-01-06 15:36:38 +0000671 SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100672
Soby Mathew8595b872015-01-06 15:36:38 +0000673 ep->pc = entrypoint;
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000674 zeromem(&ep->args, sizeof(ep->args));
Soby Mathew8595b872015-01-06 15:36:38 +0000675 ep->args.arg0 = context_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100676
677 /*
678 * Figure out whether the cpu enters the non-secure address space
679 * in aarch32 or aarch64
680 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100681 if ((ns_scr_el3 & SCR_RW_BIT) != 0U) {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100682
683 /*
684 * Check whether a Thumb entry point has been provided for an
685 * aarch64 EL
686 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100687 if ((entrypoint & 0x1UL) != 0UL)
Soby Mathewf1f97a12015-07-15 12:13:26 +0100688 return PSCI_E_INVALID_ADDRESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100689
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100690 mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? MODE_EL2 : MODE_EL1;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100691
Jimmy Brissoned202072020-08-04 16:18:52 -0500692 ep->spsr = SPSR_64((uint64_t)mode, MODE_SP_ELX,
693 DISABLE_ALL_EXCEPTIONS);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100694 } else {
695
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100696 mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
697 MODE32_hyp : MODE32_svc;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100698
699 /*
700 * TODO: Choose async. exception bits if HYP mode is not
701 * implemented according to the values of SCR.{AW, FW} bits
702 */
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100703 daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT;
704
Jimmy Brissoned202072020-08-04 16:18:52 -0500705 ep->spsr = SPSR_MODE32((uint64_t)mode, entrypoint & 0x1, ee,
706 daif);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100707 }
708
Andrew Thoelke4e126072014-06-04 21:10:52 +0100709 return PSCI_E_SUCCESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100710}
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700711#else /* !__aarch64__ */
712static int psci_get_ns_ep_info(entry_point_info_t *ep,
713 uintptr_t entrypoint,
714 u_register_t context_id)
715{
716 u_register_t ep_attr;
717 unsigned int aif, ee, mode;
718 u_register_t scr = read_scr();
719 u_register_t ns_sctlr, sctlr;
720
721 /* Switch to non secure state */
722 write_scr(scr | SCR_NS_BIT);
723 isb();
724 ns_sctlr = read_sctlr();
725
726 sctlr = scr & SCR_HCE_BIT ? read_hsctlr() : ns_sctlr;
727
728 /* Return to original state */
729 write_scr(scr);
730 isb();
731 ee = 0;
732
733 ep_attr = NON_SECURE | EP_ST_DISABLE;
734 if (sctlr & SCTLR_EE_BIT) {
735 ep_attr |= EP_EE_BIG;
736 ee = 1;
737 }
738 SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
739
740 ep->pc = entrypoint;
741 zeromem(&ep->args, sizeof(ep->args));
742 ep->args.arg0 = context_id;
743
744 mode = scr & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc;
745
746 /*
747 * TODO: Choose async. exception bits if HYP mode is not
748 * implemented according to the values of SCR.{AW, FW} bits
749 */
750 aif = SPSR_ABT_BIT | SPSR_IRQ_BIT | SPSR_FIQ_BIT;
751
752 ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, aif);
753
754 return PSCI_E_SUCCESS;
755}
756
757#endif /* __aarch64__ */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100758
759/*******************************************************************************
Soby Mathewf1f97a12015-07-15 12:13:26 +0100760 * This function validates the entrypoint with the platform layer if the
761 * appropriate pm_ops hook is exported by the platform and returns the
762 * 'entry_point_info'.
763 ******************************************************************************/
764int psci_validate_entry_point(entry_point_info_t *ep,
Soby Mathew011ca182015-07-29 17:05:03 +0100765 uintptr_t entrypoint,
766 u_register_t context_id)
Soby Mathewf1f97a12015-07-15 12:13:26 +0100767{
768 int rc;
769
770 /* Validate the entrypoint using platform psci_ops */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100771 if (psci_plat_pm_ops->validate_ns_entrypoint != NULL) {
Soby Mathewf1f97a12015-07-15 12:13:26 +0100772 rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint);
773 if (rc != PSCI_E_SUCCESS)
774 return PSCI_E_INVALID_ADDRESS;
775 }
776
777 /*
778 * Verify and derive the re-entry information for
779 * the non-secure world from the non-secure state from
780 * where this call originated.
781 */
782 rc = psci_get_ns_ep_info(ep, entrypoint, context_id);
783 return rc;
784}
785
786/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100787 * Generic handler which is called when a cpu is physically powered on. It
Soby Mathew981487a2015-07-13 14:10:57 +0100788 * traverses the node information and finds the highest power level powered
789 * off and performs generic, architectural, platform setup and state management
790 * to power on that power level and power levels below it.
791 * e.g. For a cpu that's been powered on, it will call the platform specific
792 * code to enable the gic cpu interface and for a cluster it will enable
793 * coherency at the interconnect level in addition to gic cpu interface.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100794 ******************************************************************************/
Soby Mathewd0194872016-04-29 19:01:30 +0100795void psci_warmboot_entrypoint(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100796{
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100797 unsigned int end_pwrlvl;
Deepika Bhavnani79ffab52019-08-27 00:32:24 +0300798 unsigned int cpu_idx = plat_my_core_pos();
Andrew F. Davis74e89782019-06-04 10:46:54 -0400799 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
Soby Mathew981487a2015-07-13 14:10:57 +0100800 psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} };
Achin Gupta4f6ad662013-10-25 09:08:21 +0100801
Achin Gupta4f6ad662013-10-25 09:08:21 +0100802 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100803 * Verify that we have been explicitly turned ON or resumed from
804 * suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100805 */
Soby Mathew981487a2015-07-13 14:10:57 +0100806 if (psci_get_aff_info_state() == AFF_STATE_OFF) {
Andrew Walbran8fe72b92020-01-23 16:22:44 +0000807 ERROR("Unexpected affinity info state.\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000808 panic();
Soby Mathew981487a2015-07-13 14:10:57 +0100809 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100810
811 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100812 * Get the maximum power domain level to traverse to after this cpu
813 * has been physically powered up.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100814 */
Soby Mathew981487a2015-07-13 14:10:57 +0100815 end_pwrlvl = get_power_on_target_pwrlvl();
Achin Guptaf6b9e992014-07-31 11:19:11 +0100816
Andrew F. Davis74e89782019-06-04 10:46:54 -0400817 /* Get the parent nodes */
818 psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes);
819
Achin Guptaf6b9e992014-07-31 11:19:11 +0100820 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100821 * This function acquires the lock corresponding to each power level so
822 * that by the time all locks are taken, the system topology is snapshot
823 * and state management can be done safely.
Achin Guptaf6b9e992014-07-31 11:19:11 +0100824 */
Andrew F. Davis74e89782019-06-04 10:46:54 -0400825 psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
Achin Guptaf6b9e992014-07-31 11:19:11 +0100826
Soby Mathew8336f682017-10-16 15:19:31 +0100827 psci_get_target_local_pwr_states(end_pwrlvl, &state_info);
828
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100829#if ENABLE_PSCI_STAT
dp-arm66abfbe2017-01-31 13:01:04 +0000830 plat_psci_stat_accounting_stop(&state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100831#endif
832
Achin Gupta4f6ad662013-10-25 09:08:21 +0100833 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100834 * This CPU could be resuming from suspend or it could have just been
835 * turned on. To distinguish between these 2 cases, we examine the
836 * affinity state of the CPU:
837 * - If the affinity state is ON_PENDING then it has just been
838 * turned on.
839 * - Else it is resuming from suspend.
840 *
841 * Depending on the type of warm reset identified, choose the right set
842 * of power management handler and perform the generic, architecture
843 * and platform specific handling.
Achin Guptacab78e42014-07-28 00:09:01 +0100844 */
Soby Mathew981487a2015-07-13 14:10:57 +0100845 if (psci_get_aff_info_state() == AFF_STATE_ON_PENDING)
846 psci_cpu_on_finish(cpu_idx, &state_info);
847 else
848 psci_cpu_suspend_finish(cpu_idx, &state_info);
Achin Guptacab78e42014-07-28 00:09:01 +0100849
850 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100851 * Set the requested and target state of this CPU and all the higher
852 * power domains which are ancestors of this CPU to run.
Achin Guptaf6b9e992014-07-31 11:19:11 +0100853 */
Soby Mathew981487a2015-07-13 14:10:57 +0100854 psci_set_pwr_domains_to_run(end_pwrlvl);
Achin Guptaf6b9e992014-07-31 11:19:11 +0100855
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100856#if ENABLE_PSCI_STAT
857 /*
858 * Update PSCI stats.
859 * Caches are off when writing stats data on the power down path.
860 * Since caches are now enabled, it's necessary to do cache
861 * maintenance before reading that same data.
862 */
dp-arm66abfbe2017-01-31 13:01:04 +0000863 psci_stats_update_pwr_up(end_pwrlvl, &state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100864#endif
865
Achin Guptaf6b9e992014-07-31 11:19:11 +0100866 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100867 * This loop releases the lock corresponding to each power level
Achin Gupta0959db52013-12-02 17:33:04 +0000868 * in the reverse order to which they were acquired.
869 */
Andrew F. Davis74e89782019-06-04 10:46:54 -0400870 psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100871}
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000872
873/*******************************************************************************
874 * This function initializes the set of hooks that PSCI invokes as part of power
875 * management operation. The power management hooks are expected to be provided
876 * by the SPD, after it finishes all its initialization
877 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +0100878void psci_register_spd_pm_hook(const spd_pm_ops_t *pm)
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000879{
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100880 assert(pm != NULL);
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000881 psci_spd_pm = pm;
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000882
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100883 if (pm->svc_migrate != NULL)
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000884 psci_caps |= define_psci_cap(PSCI_MIG_AARCH64);
885
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100886 if (pm->svc_migrate_info != NULL)
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000887 psci_caps |= define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64)
888 | define_psci_cap(PSCI_MIG_INFO_TYPE);
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000889}
Juan Castillo4dc4a472014-08-12 11:17:06 +0100890
891/*******************************************************************************
Soby Mathew110fe362014-10-23 10:35:34 +0100892 * This function invokes the migrate info hook in the spd_pm_ops. It performs
893 * the necessary return value validation. If the Secure Payload is UP and
894 * migrate capable, it returns the mpidr of the CPU on which the Secure payload
895 * is resident through the mpidr parameter. Else the value of the parameter on
896 * return is undefined.
897 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +0100898int psci_spd_migrate_info(u_register_t *mpidr)
Soby Mathew110fe362014-10-23 10:35:34 +0100899{
900 int rc;
901
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100902 if ((psci_spd_pm == NULL) || (psci_spd_pm->svc_migrate_info == NULL))
Soby Mathew110fe362014-10-23 10:35:34 +0100903 return PSCI_E_NOT_SUPPORTED;
904
905 rc = psci_spd_pm->svc_migrate_info(mpidr);
906
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100907 assert((rc == PSCI_TOS_UP_MIG_CAP) || (rc == PSCI_TOS_NOT_UP_MIG_CAP) ||
908 (rc == PSCI_TOS_NOT_PRESENT_MP) || (rc == PSCI_E_NOT_SUPPORTED));
Soby Mathew110fe362014-10-23 10:35:34 +0100909
910 return rc;
911}
912
913
914/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +0100915 * This function prints the state of all power domains present in the
Juan Castillo4dc4a472014-08-12 11:17:06 +0100916 * system
917 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +0100918void psci_print_power_domain_map(void)
Juan Castillo4dc4a472014-08-12 11:17:06 +0100919{
920#if LOG_LEVEL >= LOG_LEVEL_INFO
Pankaj Gupta02c35682019-10-15 15:44:45 +0530921 unsigned int idx;
Soby Mathew981487a2015-07-13 14:10:57 +0100922 plat_local_state_t state;
923 plat_local_state_type_t state_type;
924
Juan Castillo4dc4a472014-08-12 11:17:06 +0100925 /* This array maps to the PSCI_STATE_X definitions in psci.h */
Soby Mathew24ab34f2016-05-03 17:11:42 +0100926 static const char * const psci_state_type_str[] = {
Juan Castillo4dc4a472014-08-12 11:17:06 +0100927 "ON",
Soby Mathew981487a2015-07-13 14:10:57 +0100928 "RETENTION",
Juan Castillo4dc4a472014-08-12 11:17:06 +0100929 "OFF",
Juan Castillo4dc4a472014-08-12 11:17:06 +0100930 };
931
Soby Mathew981487a2015-07-13 14:10:57 +0100932 INFO("PSCI Power Domain Map:\n");
Pankaj Gupta02c35682019-10-15 15:44:45 +0530933 for (idx = 0; idx < (PSCI_NUM_PWR_DOMAINS - psci_plat_core_count);
Soby Mathew981487a2015-07-13 14:10:57 +0100934 idx++) {
935 state_type = find_local_state_type(
936 psci_non_cpu_pd_nodes[idx].local_state);
Yann Gautier507e0cd2022-02-14 11:09:23 +0100937 INFO(" Domain Node : Level %u, parent_node %u,"
Soby Mathew981487a2015-07-13 14:10:57 +0100938 " State %s (0x%x)\n",
939 psci_non_cpu_pd_nodes[idx].level,
940 psci_non_cpu_pd_nodes[idx].parent_node,
941 psci_state_type_str[state_type],
942 psci_non_cpu_pd_nodes[idx].local_state);
943 }
944
Pankaj Gupta02c35682019-10-15 15:44:45 +0530945 for (idx = 0; idx < psci_plat_core_count; idx++) {
Soby Mathew981487a2015-07-13 14:10:57 +0100946 state = psci_get_cpu_local_state_by_idx(idx);
947 state_type = find_local_state_type(state);
Yann Gautier507e0cd2022-02-14 11:09:23 +0100948 INFO(" CPU Node : MPID 0x%llx, parent_node %u,"
Soby Mathew981487a2015-07-13 14:10:57 +0100949 " State %s (0x%x)\n",
Soby Mathewa0fedc42016-06-16 14:52:04 +0100950 (unsigned long long)psci_cpu_pd_nodes[idx].mpidr,
Soby Mathew981487a2015-07-13 14:10:57 +0100951 psci_cpu_pd_nodes[idx].parent_node,
952 psci_state_type_str[state_type],
953 psci_get_cpu_local_state_by_idx(idx));
Juan Castillo4dc4a472014-08-12 11:17:06 +0100954 }
955#endif
956}
Soby Mathew981487a2015-07-13 14:10:57 +0100957
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000958/******************************************************************************
959 * Return whether any secondaries were powered up with CPU_ON call. A CPU that
960 * have ever been powered up would have set its MPDIR value to something other
961 * than PSCI_INVALID_MPIDR. Note that MPDIR isn't reset back to
962 * PSCI_INVALID_MPIDR when a CPU is powered down later, so the return value is
963 * meaningful only when called on the primary CPU during early boot.
964 *****************************************************************************/
965int psci_secondaries_brought_up(void)
966{
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100967 unsigned int idx, n_valid = 0U;
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000968
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100969 for (idx = 0U; idx < ARRAY_SIZE(psci_cpu_pd_nodes); idx++) {
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000970 if (psci_cpu_pd_nodes[idx].mpidr != PSCI_INVALID_MPIDR)
971 n_valid++;
972 }
973
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100974 assert(n_valid > 0U);
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000975
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100976 return (n_valid > 1U) ? 1 : 0;
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000977}
978
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000979/*******************************************************************************
980 * Initiate power down sequence, by calling power down operations registered for
981 * this CPU.
982 ******************************************************************************/
Pranav Madhuc1e61d02022-07-22 23:11:16 +0530983void psci_pwrdown_cpu(unsigned int power_level)
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000984{
985#if HW_ASSISTED_COHERENCY
986 /*
987 * With hardware-assisted coherency, the CPU drivers only initiate the
988 * power down sequence, without performing cache-maintenance operations
Andrew F. Davis564f9542018-08-30 12:08:01 -0500989 * in software. Data caches enabled both before and after this call.
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000990 */
991 prepare_cpu_pwr_dwn(power_level);
992#else
993 /*
994 * Without hardware-assisted coherency, the CPU drivers disable data
Andrew F. Davis564f9542018-08-30 12:08:01 -0500995 * caches, then perform cache-maintenance operations in software.
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000996 *
Andrew F. Davis564f9542018-08-30 12:08:01 -0500997 * This also calls prepare_cpu_pwr_dwn() to initiate power down
998 * sequence, but that function will return with data caches disabled.
999 * We must ensure that the stack memory is flushed out to memory before
1000 * we start popping from it again.
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +00001001 */
1002 psci_do_pwrdown_cache_maintenance(power_level);
1003#endif
1004}
Sandeep Tripathy12030042020-08-17 20:22:13 +05301005
1006/*******************************************************************************
1007 * This function invokes the callback 'stop_func()' with the 'mpidr' of each
1008 * online PE. Caller can pass suitable method to stop a remote core.
1009 *
1010 * 'wait_ms' is the timeout value in milliseconds for the other cores to
1011 * transition to power down state. Passing '0' makes it non-blocking.
1012 *
1013 * The function returns 'PSCI_E_DENIED' if some cores failed to stop within the
1014 * given timeout.
1015 ******************************************************************************/
1016int psci_stop_other_cores(unsigned int wait_ms,
1017 void (*stop_func)(u_register_t mpidr))
1018{
1019 unsigned int idx, this_cpu_idx;
1020
1021 this_cpu_idx = plat_my_core_pos();
1022
1023 /* Invoke stop_func for each core */
1024 for (idx = 0U; idx < psci_plat_core_count; idx++) {
1025 /* skip current CPU */
1026 if (idx == this_cpu_idx) {
1027 continue;
1028 }
1029
1030 /* Check if the CPU is ON */
1031 if (psci_get_aff_info_state_by_idx(idx) == AFF_STATE_ON) {
1032 (*stop_func)(psci_cpu_pd_nodes[idx].mpidr);
1033 }
1034 }
1035
1036 /* Need to wait for other cores to shutdown */
1037 if (wait_ms != 0U) {
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001038 while ((wait_ms-- != 0U) && (!psci_is_last_on_cpu())) {
Sandeep Tripathy12030042020-08-17 20:22:13 +05301039 mdelay(1U);
1040 }
1041
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001042 if (!psci_is_last_on_cpu()) {
Sandeep Tripathy12030042020-08-17 20:22:13 +05301043 WARN("Failed to stop all cores!\n");
1044 psci_print_power_domain_map();
1045 return PSCI_E_DENIED;
1046 }
1047 }
1048
1049 return PSCI_E_SUCCESS;
1050}
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001051
1052/*******************************************************************************
1053 * This function verifies that all the other cores in the system have been
1054 * turned OFF and the current CPU is the last running CPU in the system.
1055 * Returns true if the current CPU is the last ON CPU or false otherwise.
1056 *
1057 * This API has following differences with psci_is_last_on_cpu
1058 * 1. PSCI states are locked
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001059 ******************************************************************************/
1060bool psci_is_last_on_cpu_safe(void)
1061{
1062 unsigned int this_core = plat_my_core_pos();
1063 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001064
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001065 psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001066
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001067 psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001068
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001069 if (!psci_is_last_on_cpu()) {
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001070 psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001071 return false;
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001072 }
1073
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001074 psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1075
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001076 return true;
1077}
Wing Li71f69df2022-09-14 13:18:15 -07001078
1079/*******************************************************************************
1080 * This function verifies that all cores in the system have been turned ON.
1081 * Returns true, if all CPUs are ON or false otherwise.
1082 *
1083 * This API has following differences with psci_are_all_cpus_on
1084 * 1. PSCI states are locked
1085 ******************************************************************************/
1086bool psci_are_all_cpus_on_safe(void)
1087{
1088 unsigned int this_core = plat_my_core_pos();
1089 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1090
1091 psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
1092
1093 psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1094
1095 if (!psci_are_all_cpus_on()) {
1096 psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1097 return false;
1098 }
1099
1100 psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1101
1102 return true;
1103}