blob: 46f7ae0e5e1432499cbbbca3667806a64952265a [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7d5a2e72018-01-10 15:59:31 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
7#include <arch.h>
8#include <arch_helpers.h>
9#include <arm_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <assert.h>
11#include <bl_common.h>
Dan Handley9df48042015-03-19 18:58:55 +000012#include <console.h>
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010013#include <debug.h>
Dan Handley9df48042015-03-19 18:58:55 +000014#include <mmio.h>
15#include <plat_arm.h>
16#include <platform.h>
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +000017#include <ras.h>
Dan Handley9df48042015-03-19 18:58:55 +000018
Soby Mathewa0fedc42016-06-16 14:52:04 +010019#define BL31_END (uintptr_t)(&__BL31_END__)
Dan Handley9df48042015-03-19 18:58:55 +000020
Dan Handley9df48042015-03-19 18:58:55 +000021/*
22 * Placeholder variables for copying the arguments that have been passed to
Juan Castillo7d199412015-12-14 09:35:25 +000023 * BL31 from BL2.
Dan Handley9df48042015-03-19 18:58:55 +000024 */
25static entry_point_info_t bl32_image_ep_info;
26static entry_point_info_t bl33_image_ep_info;
27
Soby Mathewaf14b462018-06-01 16:53:38 +010028/*
29 * Check that BL31_BASE is above ARM_TB_FW_CONFIG_LIMIT. The reserved page
30 * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
31 */
32CASSERT(BL31_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl31_base_overflows);
Dan Handley9df48042015-03-19 18:58:55 +000033
34/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000035#pragma weak bl31_early_platform_setup2
Dan Handley9df48042015-03-19 18:58:55 +000036#pragma weak bl31_platform_setup
37#pragma weak bl31_plat_arch_setup
38#pragma weak bl31_plat_get_next_image_ep_info
Dan Handley9df48042015-03-19 18:58:55 +000039
40
41/*******************************************************************************
42 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillo7d199412015-12-14 09:35:25 +000043 * security state specified. BL33 corresponds to the non-secure image type
44 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handley9df48042015-03-19 18:58:55 +000045 * if the image does not exist.
46 ******************************************************************************/
47entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
48{
49 entry_point_info_t *next_image_info;
50
51 assert(sec_state_is_valid(type));
52 next_image_info = (type == NON_SECURE)
53 ? &bl33_image_ep_info : &bl32_image_ep_info;
54 /*
55 * None of the images on the ARM development platforms can have 0x0
56 * as the entrypoint
57 */
58 if (next_image_info->pc)
59 return next_image_info;
60 else
61 return NULL;
62}
63
64/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +000065 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handley9df48042015-03-19 18:58:55 +000066 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
67 * in BL2 & S-EL3 in BL1) before they are lost (potentially). This needs to be
68 * done before the MMU is initialized so that the memory layout can be used
69 * while creating page tables. BL2 has flushed this information to memory, so
70 * we are guaranteed to pick up good data.
71 ******************************************************************************/
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010072#if LOAD_IMAGE_V2
Soby Mathew7d5a2e72018-01-10 15:59:31 +000073void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
74 uintptr_t hw_config, void *plat_params_from_bl2)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010075#else
Soby Mathew7d5a2e72018-01-10 15:59:31 +000076void arm_bl31_early_platform_setup(bl31_params_t *from_bl2, uintptr_t soc_fw_config,
77 uintptr_t hw_config, void *plat_params_from_bl2)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010078#endif
Dan Handley9df48042015-03-19 18:58:55 +000079{
80 /* Initialize the console to provide early debug support */
Antonio Nino Diazb37eba92018-05-15 13:12:50 +010081 console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
82 ARM_CONSOLE_BAUDRATE);
Dan Handley9df48042015-03-19 18:58:55 +000083
84#if RESET_TO_BL31
Juan Castillo7d199412015-12-14 09:35:25 +000085 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handley9df48042015-03-19 18:58:55 +000086 assert(from_bl2 == NULL);
87 assert(plat_params_from_bl2 == NULL);
88
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +010089# ifdef BL32_BASE
Juan Castillo7d199412015-12-14 09:35:25 +000090 /* Populate entry point information for BL32 */
Dan Handley9df48042015-03-19 18:58:55 +000091 SET_PARAM_HEAD(&bl32_image_ep_info,
92 PARAM_EP,
93 VERSION_1,
94 0);
95 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
96 bl32_image_ep_info.pc = BL32_BASE;
97 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +010098# endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +000099
Juan Castillo7d199412015-12-14 09:35:25 +0000100 /* Populate entry point information for BL33 */
Dan Handley9df48042015-03-19 18:58:55 +0000101 SET_PARAM_HEAD(&bl33_image_ep_info,
102 PARAM_EP,
103 VERSION_1,
104 0);
105 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000106 * Tell BL31 where the non-trusted software image
Dan Handley9df48042015-03-19 18:58:55 +0000107 * is located and the entry state information
108 */
109 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew4876ae32016-05-09 17:20:10 +0100110
Dan Handley9df48042015-03-19 18:58:55 +0000111 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
112 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
113
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100114# if ARM_LINUX_KERNEL_AS_BL33
115 /*
116 * According to the file ``Documentation/arm64/booting.txt`` of the
117 * Linux kernel tree, Linux expects the physical address of the device
118 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
119 * must be 0.
120 */
121 bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
122 bl33_image_ep_info.args.arg1 = 0U;
123 bl33_image_ep_info.args.arg2 = 0U;
124 bl33_image_ep_info.args.arg3 = 0U;
125# endif
126
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100127#else /* RESET_TO_BL31 */
128
Dan Handley9df48042015-03-19 18:58:55 +0000129 /*
130 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillo7d199412015-12-14 09:35:25 +0000131 * to verify platform parameters from BL2 to BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000132 * In release builds, it's not used.
133 */
134 assert(((unsigned long long)plat_params_from_bl2) ==
135 ARM_BL31_PLAT_PARAM_VAL);
136
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100137# if LOAD_IMAGE_V2
138 /*
139 * Check params passed from BL2 should not be NULL,
140 */
141 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
142 assert(params_from_bl2 != NULL);
143 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
144 assert(params_from_bl2->h.version >= VERSION_2);
145
146 bl_params_node_t *bl_params = params_from_bl2->head;
147
148 /*
149 * Copy BL33 and BL32 (if present), entry point information.
150 * They are stored in Secure RAM, in BL2's address space.
151 */
152 while (bl_params) {
153 if (bl_params->image_id == BL32_IMAGE_ID)
154 bl32_image_ep_info = *bl_params->ep_info;
155
156 if (bl_params->image_id == BL33_IMAGE_ID)
157 bl33_image_ep_info = *bl_params->ep_info;
158
159 bl_params = bl_params->next_params_info;
160 }
161
162 if (bl33_image_ep_info.pc == 0)
163 panic();
164
165# else /* LOAD_IMAGE_V2 */
166
167 /*
168 * Check params passed from BL2 should not be NULL,
169 */
170 assert(from_bl2 != NULL);
171 assert(from_bl2->h.type == PARAM_BL31);
172 assert(from_bl2->h.version >= VERSION_1);
173
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000174 /* Dynamic Config is not supported for LOAD_IMAGE_V1 */
175 assert(soc_fw_config == 0);
176 assert(hw_config == 0);
177
Dan Handley9df48042015-03-19 18:58:55 +0000178 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000179 * Copy BL32 (if populated by BL2) and BL33 entry point information.
Dan Handley9df48042015-03-19 18:58:55 +0000180 * They are stored in Secure RAM, in BL2's address space.
181 */
Juan Castillo456deef2015-11-06 10:01:37 +0000182 if (from_bl2->bl32_ep_info)
183 bl32_image_ep_info = *from_bl2->bl32_ep_info;
Dan Handley9df48042015-03-19 18:58:55 +0000184 bl33_image_ep_info = *from_bl2->bl33_ep_info;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100185
186# endif /* LOAD_IMAGE_V2 */
187#endif /* RESET_TO_BL31 */
Dan Handley9df48042015-03-19 18:58:55 +0000188}
189
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000190void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
191 u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +0000192{
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000193 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Dan Handley9df48042015-03-19 18:58:55 +0000194
195 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000196 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000197 * No need for locks as no other CPU is active.
198 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000199 plat_arm_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100200
Dan Handley9df48042015-03-19 18:58:55 +0000201 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000202 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100203 * Earlier bootloader stages might already do this (e.g. Trusted
204 * Firmware's BL1 does it) but we can't assume so. There is no harm in
205 * executing this code twice anyway.
Dan Handley9df48042015-03-19 18:58:55 +0000206 * Platform specific PSCI code will enable coherency for other
207 * clusters.
208 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000209 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000210}
211
212/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000213 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handley9df48042015-03-19 18:58:55 +0000214 ******************************************************************************/
215void arm_bl31_platform_setup(void)
216{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000217 /* Initialize the GIC driver, cpu and distributor interfaces */
218 plat_arm_gic_driver_init();
Dan Handley9df48042015-03-19 18:58:55 +0000219 plat_arm_gic_init();
Dan Handley9df48042015-03-19 18:58:55 +0000220
221#if RESET_TO_BL31
222 /*
223 * Do initial security configuration to allow DRAM/device access
224 * (if earlier BL has not already done so).
225 */
226 plat_arm_security_setup();
227
Roberto Vargas550eb082018-01-05 16:00:05 +0000228#if defined(PLAT_ARM_MEM_PROT_ADDR)
229 arm_nor_psci_do_dyn_mem_protect();
230#endif /* PLAT_ARM_MEM_PROT_ADDR */
231
Dan Handley9df48042015-03-19 18:58:55 +0000232#endif /* RESET_TO_BL31 */
233
234 /* Enable and initialize the System level generic timer */
235 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
236 CNTCR_FCREQ(0) | CNTCR_EN);
237
238 /* Allow access to the System counter timer module */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100239 arm_configure_sys_timer();
Dan Handley9df48042015-03-19 18:58:55 +0000240
241 /* Initialize power controller before setting up topology */
242 plat_arm_pwrc_setup();
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000243
244#if RAS_EXTENSION
245 ras_init();
246#endif
Dan Handley9df48042015-03-19 18:58:55 +0000247}
248
Soby Mathew2fd66be2015-12-09 11:38:43 +0000249/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000250 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew2fd66be2015-12-09 11:38:43 +0000251 * standard platforms
252 ******************************************************************************/
253void arm_bl31_plat_runtime_setup(void)
254{
255 /* Initialize the runtime console */
Antonio Nino Diazb37eba92018-05-15 13:12:50 +0100256 console_init(PLAT_ARM_BL31_RUN_UART_BASE, PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ,
257 ARM_CONSOLE_BAUDRATE);
Soby Mathew2fd66be2015-12-09 11:38:43 +0000258}
259
Dan Handley9df48042015-03-19 18:58:55 +0000260void bl31_platform_setup(void)
261{
262 arm_bl31_platform_setup();
263}
264
Soby Mathew2fd66be2015-12-09 11:38:43 +0000265void bl31_plat_runtime_setup(void)
266{
267 arm_bl31_plat_runtime_setup();
268}
269
Dan Handley9df48042015-03-19 18:58:55 +0000270/*******************************************************************************
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100271 * Perform the very early platform specific architectural setup shared between
272 * ARM standard platforms. This only does basic initialization. Later
273 * architectural setup (bl31_arch_setup()) does not do anything platform
274 * specific.
Dan Handley9df48042015-03-19 18:58:55 +0000275 ******************************************************************************/
276void arm_bl31_plat_arch_setup(void)
277{
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100278 arm_setup_page_tables(BL31_BASE,
279 BL31_END - BL31_BASE,
280 BL_CODE_BASE,
Masahiro Yamada51bef612017-01-18 02:10:08 +0900281 BL_CODE_END,
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100282 BL_RO_DATA_BASE,
Masahiro Yamada51bef612017-01-18 02:10:08 +0900283 BL_RO_DATA_END
Dan Handley9df48042015-03-19 18:58:55 +0000284#if USE_COHERENT_MEM
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900285 , BL_COHERENT_RAM_BASE,
286 BL_COHERENT_RAM_END
Dan Handley9df48042015-03-19 18:58:55 +0000287#endif
288 );
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100289 enable_mmu_el3(0);
Dan Handley9df48042015-03-19 18:58:55 +0000290}
291
292void bl31_plat_arch_setup(void)
293{
294 arm_bl31_plat_arch_setup();
295}