blob: 8c0daf130eb48b8d6ee1c8662ab0dfcbc4464e56 [file] [log] [blame]
Dan Handleyed6ff952014-05-14 17:44:19 +01001/*
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +00002 * Copyright (c) 2014-2019, ARM Limited and Contributors. All rights reserved.
Dan Handleyed6ff952014-05-14 17:44:19 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyed6ff952014-05-14 17:44:19 +01005 */
6
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +00007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Dan Handleyed6ff952014-05-14 17:44:19 +01009
Roberto Vargas550eb082018-01-05 16:00:05 +000010/* Enable the dynamic translation tables library. */
11#ifdef AARCH32
12# if defined(IMAGE_BL32) && RESET_TO_SP_MIN
13# define PLAT_XLAT_TABLES_DYNAMIC 1
14# endif
15#else
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +000016# if defined(IMAGE_BL31) && (RESET_TO_BL31 || (ENABLE_SPM && !SPM_MM))
Roberto Vargas550eb082018-01-05 16:00:05 +000017# define PLAT_XLAT_TABLES_DYNAMIC 1
18# endif
19#endif /* AARCH32 */
20
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <drivers/arm/tzc400.h>
22#include <lib/utils_def.h>
23#include <plat/common/common_def.h>
24
Dan Handley2b6b5742015-03-19 19:17:53 +000025#include <arm_def.h>
Antonio Nino Diaz9c4b1b72017-11-24 16:43:15 +000026#include <arm_spm_def.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000027#include <v2m_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000028
Dan Handley4fd2f5c2014-08-04 11:41:20 +010029#include "../fvp_def.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010030
Soby Mathewa869de12015-05-08 10:18:59 +010031/* Required platform porting definitions */
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000032#define PLATFORM_CORE_COUNT \
33 (FVP_CLUSTER_COUNT * FVP_MAX_CPUS_PER_CLUSTER * FVP_MAX_PE_PER_CPU)
34
Soby Mathew47e43f22016-02-01 14:04:34 +000035#define PLAT_NUM_PWR_DOMAINS (FVP_CLUSTER_COUNT + \
Soby Mathew9ca28062017-10-11 16:08:58 +010036 PLATFORM_CORE_COUNT) + 1
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000037
Soby Mathew9ca28062017-10-11 16:08:58 +010038#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
Dan Handleyed6ff952014-05-14 17:44:19 +010039
Dan Handley2b6b5742015-03-19 19:17:53 +000040/*
Soby Mathewa869de12015-05-08 10:18:59 +010041 * Other platform porting definitions are provided by included headers
Dan Handley2b6b5742015-03-19 19:17:53 +000042 */
Dan Handleyed6ff952014-05-14 17:44:19 +010043
Dan Handley2b6b5742015-03-19 19:17:53 +000044/*
45 * Required ARM standard platform porting definitions
46 */
Soby Mathew47e43f22016-02-01 14:04:34 +000047#define PLAT_ARM_CLUSTER_COUNT FVP_CLUSTER_COUNT
Dan Handleyed6ff952014-05-14 17:44:19 +010048
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000049#define PLAT_ARM_TRUSTED_SRAM_SIZE UL(0x00040000) /* 256 KB */
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010050
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000051#define PLAT_ARM_TRUSTED_ROM_BASE UL(0x00000000)
52#define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x04000000) /* 64 MB */
Dan Handleyed6ff952014-05-14 17:44:19 +010053
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000054#define PLAT_ARM_TRUSTED_DRAM_BASE UL(0x06000000)
55#define PLAT_ARM_TRUSTED_DRAM_SIZE UL(0x02000000) /* 32 MB */
Juan Castillo9246ab82015-01-28 16:46:57 +000056
Roberto Vargas550eb082018-01-05 16:00:05 +000057/* virtual address used by dynamic mem_protect for chunk_base */
Sathees Balya30952cc2018-09-27 14:41:02 +010058#define PLAT_ARM_MEM_PROTEC_VA_FRAME UL(0xc0000000)
Roberto Vargas550eb082018-01-05 16:00:05 +000059
Dan Handley2b6b5742015-03-19 19:17:53 +000060/* No SCP in FVP */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000061#define PLAT_ARM_SCP_TZC_DRAM1_SIZE UL(0x0)
Juan Castillo9246ab82015-01-28 16:46:57 +000062
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000063#define PLAT_ARM_DRAM2_SIZE UL(0x80000000)
Juan Castillod227d8b2015-01-07 13:49:59 +000064
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010065/*
Juan Castillo7d199412015-12-14 09:35:25 +000066 * Load address of BL33 for this platform port
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010067 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000068#define PLAT_ARM_NS_IMAGE_OFFSET (ARM_DRAM1_BASE + UL(0x8000000))
Dan Handleyed6ff952014-05-14 17:44:19 +010069
Antonio Nino Diaz92029262018-09-28 16:39:26 +010070/*
71 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
72 * plat_arm_mmap array defined for each BL stage.
73 */
74#if defined(IMAGE_BL31)
75# if ENABLE_SPM
76# define PLAT_ARM_MMAP_ENTRIES 9
Antonio Nino Diaz840627f2018-11-27 08:36:02 +000077# define MAX_XLAT_TABLES 9
78# define PLAT_SP_IMAGE_MMAP_REGIONS 30
Antonio Nino Diaz92029262018-09-28 16:39:26 +010079# define PLAT_SP_IMAGE_MAX_XLAT_TABLES 10
80# else
81# define PLAT_ARM_MMAP_ENTRIES 8
82# define MAX_XLAT_TABLES 5
83# endif
84#elif defined(IMAGE_BL32)
85# define PLAT_ARM_MMAP_ENTRIES 8
86# define MAX_XLAT_TABLES 5
87#elif !USE_ROMLIB
88# define PLAT_ARM_MMAP_ENTRIES 11
89# define MAX_XLAT_TABLES 5
90#else
91# define PLAT_ARM_MMAP_ENTRIES 12
92# define MAX_XLAT_TABLES 6
93#endif
94
95/*
96 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
97 * plus a little space for growth.
98 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000099#define PLAT_ARM_MAX_BL1_RW_SIZE UL(0xB000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100100
101/*
102 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
103 */
104
105#if USE_ROMLIB
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000106#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0x1000)
107#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0xe000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100108#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000109#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0)
110#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100111#endif
112
113/*
114 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
115 * little space for growth.
116 */
117#if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000118# define PLAT_ARM_MAX_BL2_SIZE UL(0x1D000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100119#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000120# define PLAT_ARM_MAX_BL2_SIZE UL(0x11000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100121#endif
122
123/*
124 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
125 * calculated using the current BL31 PROGBITS debug size plus the sizes of
126 * BL2 and BL1-RW
127 */
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +0000128#if ENABLE_SPM && !SPM_MM
Antonio Nino Diaz675d1552018-10-30 11:36:47 +0000129#define PLAT_ARM_MAX_BL31_SIZE UL(0x60000)
130#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000131#define PLAT_ARM_MAX_BL31_SIZE UL(0x3B000)
Antonio Nino Diaz675d1552018-10-30 11:36:47 +0000132#endif
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100133
134#ifdef AARCH32
135/*
136 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
137 * calculated using the current SP_MIN PROGBITS debug size plus the sizes of
138 * BL2 and BL1-RW
139 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000140# define PLAT_ARM_MAX_BL32_SIZE UL(0x3B000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100141#endif
Dan Handleyed6ff952014-05-14 17:44:19 +0100142
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100143/*
144 * Size of cacheable stacks
145 */
146#if defined(IMAGE_BL1)
147# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000148# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100149# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000150# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100151# endif
152#elif defined(IMAGE_BL2)
153# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000154# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100155# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000156# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100157# endif
158#elif defined(IMAGE_BL2U)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000159# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100160#elif defined(IMAGE_BL31)
161# if ENABLE_SPM
Antonio Nino Diazecfaf112018-10-18 14:02:39 +0100162# define PLATFORM_STACK_SIZE UL(0x600)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100163# elif PLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000164# define PLATFORM_STACK_SIZE UL(0x800)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100165# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000166# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100167# endif
168#elif defined(IMAGE_BL32)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000169# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100170#endif
171
172#define MAX_IO_DEVICES 3
173#define MAX_IO_HANDLES 4
174
175/* Reserve the last block of flash for PSCI MEM PROTECT flag */
176#define PLAT_ARM_FIP_BASE V2M_FLASH0_BASE
177#define PLAT_ARM_FIP_MAX_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
178
179#define PLAT_ARM_NVM_BASE V2M_FLASH0_BASE
180#define PLAT_ARM_NVM_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
181
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100182/*
Dan Handley2b6b5742015-03-19 19:17:53 +0000183 * PL011 related constants
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100184 */
Dan Handley2b6b5742015-03-19 19:17:53 +0000185#define PLAT_ARM_BOOT_UART_BASE V2M_IOFPGA_UART0_BASE
186#define PLAT_ARM_BOOT_UART_CLK_IN_HZ V2M_IOFPGA_UART0_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +0100187
Soby Mathew2fd66be2015-12-09 11:38:43 +0000188#define PLAT_ARM_BL31_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
189#define PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
190
Dimitris Papastamos52323b02017-06-07 13:45:41 +0100191#define PLAT_ARM_SP_MIN_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
192#define PLAT_ARM_SP_MIN_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
193
Soby Mathew2fd66be2015-12-09 11:38:43 +0000194#define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_BL31_RUN_UART_BASE
195#define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +0100196
Dan Handley2b6b5742015-03-19 19:17:53 +0000197#define PLAT_ARM_TSP_UART_BASE V2M_IOFPGA_UART2_BASE
198#define PLAT_ARM_TSP_UART_CLK_IN_HZ V2M_IOFPGA_UART2_CLK_IN_HZ
Dan Handley4fd2f5c2014-08-04 11:41:20 +0100199
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000200#define PLAT_FVP_SMMUV3_BASE UL(0x2b400000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100201
Dan Handley2b6b5742015-03-19 19:17:53 +0000202/* CCI related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000203#define PLAT_FVP_CCI400_BASE UL(0x2c090000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100204#define PLAT_FVP_CCI400_CLUS0_SL_PORT 3
205#define PLAT_FVP_CCI400_CLUS1_SL_PORT 4
206
207/* CCI-500/CCI-550 on Base platform */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000208#define PLAT_FVP_CCI5XX_BASE UL(0x2a000000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100209#define PLAT_FVP_CCI5XX_CLUS0_SL_PORT 5
210#define PLAT_FVP_CCI5XX_CLUS1_SL_PORT 6
Juan Castilloe33ee5f2014-12-19 09:51:00 +0000211
Soby Mathew7356b1e2016-03-24 10:12:42 +0000212/* CCN related constants. Only CCN 502 is currently supported */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000213#define PLAT_ARM_CCN_BASE UL(0x2e000000)
Soby Mathew7356b1e2016-03-24 10:12:42 +0000214#define PLAT_ARM_CLUSTER_TO_CCN_ID_MAP 1, 5, 7, 11
215
Vikram Kanigiria2cee032015-07-31 16:35:05 +0100216/* System timer related constants */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000217#define PLAT_ARM_NSTIMER_FRAME_ID U(1)
Vikram Kanigiria2cee032015-07-31 16:35:05 +0100218
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100219/* Mailbox base address */
220#define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE
221
222
Dan Handley2b6b5742015-03-19 19:17:53 +0000223/* TrustZone controller related constants
224 *
225 * Currently only filters 0 and 2 are connected on Base FVP.
226 * Filter 0 : CPU clusters (no access to DRAM by default)
227 * Filter 1 : not connected
228 * Filter 2 : LCDs (access to VRAM allowed by default)
229 * Filter 3 : not connected
230 * Programming unconnected filters will have no effect at the
231 * moment. These filter could, however, be connected in future.
232 * So care should be taken not to configure the unused filters.
233 *
234 * Allow only non-secure access to all DRAM to supported devices.
235 * Give access to the CPUs and Virtio. Some devices
236 * would normally use the default ID so allow that too.
237 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000238#define PLAT_ARM_TZC_BASE UL(0x2a4a0000)
Soby Mathew9c708b52016-02-26 14:23:19 +0000239#define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT(0)
Dan Handleyed6ff952014-05-14 17:44:19 +0100240
Dan Handley2b6b5742015-03-19 19:17:53 +0000241#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
242 TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT) | \
243 TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI) | \
244 TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP) | \
245 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO) | \
246 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD))
Dan Handleyed6ff952014-05-14 17:44:19 +0100247
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000248/*
249 * GIC related constants to cater for both GICv2 and GICv3 instances of an
250 * FVP. They could be overriden at runtime in case the FVP implements the legacy
251 * VE memory map.
252 */
253#define PLAT_ARM_GICD_BASE BASE_GICD_BASE
254#define PLAT_ARM_GICR_BASE BASE_GICR_BASE
255#define PLAT_ARM_GICC_BASE BASE_GICC_BASE
256
257/*
258 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
259 * terminology. On a GICv2 system or mode, the lists will be merged and treated
260 * as Group 0 interrupts.
261 */
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100262#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
263 ARM_G1S_IRQ_PROPS(grp), \
Sathees Balya30952cc2018-09-27 14:41:02 +0100264 INTR_PROP_DESC(FVP_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100265 GIC_INTR_CFG_LEVEL), \
Sathees Balya30952cc2018-09-27 14:41:02 +0100266 INTR_PROP_DESC(FVP_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100267 GIC_INTR_CFG_LEVEL)
268
269#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
270
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000271#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
272#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
273
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100274#define PLAT_ARM_SP_IMAGE_STACK_BASE (PLAT_SP_IMAGE_NS_BUF_BASE + \
275 PLAT_SP_IMAGE_NS_BUF_SIZE)
Sughosh Ganu5f212942018-05-16 15:35:25 +0530276
Sughosh Ganud284b572018-11-14 10:42:46 +0530277#define PLAT_SP_PRI PLAT_RAS_PRI
278
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000279#endif /* PLATFORM_DEF_H */