blob: 156b18a4fd3e9fc287d3577acb605c6afc802024 [file] [log] [blame]
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01001/*
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +00002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef EL3_COMMON_MACROS_S
8#define EL3_COMMON_MACROS_S
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +01009
10#include <arch.h>
11#include <asm_macros.S>
12
13 /*
14 * Helper macro to initialise EL3 registers we care about.
15 */
Dimitris Papastamos446f7f12017-11-30 14:53:53 +000016 .macro el3_arch_init_common
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010017 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010018 * SCTLR_EL3 has already been initialised - read current value before
19 * modifying.
20 *
21 * SCTLR_EL3.I: Enable the instruction cache.
22 *
Qixiang Xu3cc39172018-03-05 09:31:11 +080023 * SCTLR_EL3.SA: Enable Stack Alignment check. A SP alignment fault
David Cunadofee86532017-04-13 22:38:29 +010024 * exception is generated if a load or store instruction executed at
25 * EL3 uses the SP as the base address and the SP is not aligned to a
26 * 16-byte boundary.
27 *
28 * SCTLR_EL3.A: Enable Alignment fault checking. All instructions that
29 * load or store one or more registers have an alignment check that the
30 * address being accessed is aligned to the size of the data element(s)
31 * being accessed.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010032 * ---------------------------------------------------------------------
33 */
34 mov x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
35 mrs x0, sctlr_el3
36 orr x0, x0, x1
37 msr sctlr_el3, x0
38 isb
39
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090040#ifdef IMAGE_BL31
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +010041 /* ---------------------------------------------------------------------
42 * Initialise the per-cpu cache pointer to the CPU.
43 * This is done early to enable crash reporting to have access to crash
44 * stack. Since crash reporting depends on cpu_data to report the
45 * unhandled exception, not doing so can lead to recursive exceptions
46 * due to a NULL TPIDR_EL3.
47 * ---------------------------------------------------------------------
48 */
49 bl init_cpu_data_ptr
50#endif /* IMAGE_BL31 */
51
52 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010053 * Initialise SCR_EL3, setting all fields rather than relying on hw.
54 * All fields are architecturally UNKNOWN on reset. The following fields
55 * do not change during the TF lifetime. The remaining fields are set to
56 * zero here but are updated ahead of transitioning to a lower EL in the
57 * function cm_init_context_common().
58 *
59 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
60 * EL2, EL1 and EL0 are not trapped to EL3.
61 *
62 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
63 * EL2, EL1 and EL0 are not trapped to EL3.
64 *
65 * SCR_EL3.SIF: Set to one to disable instruction fetches from
66 * Non-secure memory.
67 *
68 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
69 * both Security states and both Execution states.
70 *
71 * SCR_EL3.EA: Set to one to route External Aborts and SError Interrupts
72 * to EL3 when executing at any EL.
Jeenu Viswambharancbad6612018-08-15 14:29:29 +010073 *
74 * SCR_EL3.{API,APK}: For Armv8.3 pointer authentication feature,
75 * disable traps to EL3 when accessing key registers or using pointer
76 * authentication instructions from lower ELs.
Gerald Lejeune632d6df2016-03-22 09:29:23 +010077 * ---------------------------------------------------------------------
78 */
Antonio Nino Diaz594811b2019-01-31 11:58:00 +000079 mov_imm x0, ((SCR_RESET_VAL | SCR_EA_BIT | SCR_SIF_BIT) \
David Cunadofee86532017-04-13 22:38:29 +010080 & ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT))
Antonio Nino Diaz594811b2019-01-31 11:58:00 +000081#if CTX_INCLUDE_PAUTH_REGS
82 /*
83 * If the pointer authentication registers are saved during world
84 * switches, enable pointer authentication everywhere, as it is safe to
85 * do so.
86 */
87 orr x0, x0, #(SCR_API_BIT | SCR_APK_BIT)
88#endif
Gerald Lejeune632d6df2016-03-22 09:29:23 +010089 msr scr_el3, x0
David Cunado5f55e282016-10-31 17:37:34 +000090
91 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +010092 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
93 * Some fields are architecturally UNKNOWN on reset.
94 *
95 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
96 * Debug exceptions, other than Breakpoint Instruction exceptions, are
97 * disabled from all ELs in Secure state.
98 *
99 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
100 * privileged debug from S-EL1.
101 *
102 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
103 * access to the powerdown debug registers do not trap to EL3.
104 *
105 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
106 * debug registers, other than those registers that are controlled by
107 * MDCR_EL3.TDOSA.
108 *
109 * MDCR_EL3.TPM: Set to zero so that EL0, EL1, and EL2 System register
110 * accesses to all Performance Monitors registers do not trap to EL3.
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000111 *
112 * MDCR_EL3.SCCD: Set to one so that cycle counting by PMCCNTR_EL0 is
113 * prohibited in Secure state. This bit is RES0 in versions of the
114 * architecture earlier than ARMv8.5, setting it to 1 doesn't have any
115 * effect on them.
Petre-Ionut Tudoradd24a42019-10-03 17:09:08 +0100116 *
117 * MDCR_EL3.SPME: Set to zero so that event counting by the programmable
118 * counters PMEVCNTR<n>_EL0 is prohibited in Secure state. If ARMv8.2
119 * Debug is not implemented this bit does not have any effect on the
120 * counters unless there is support for the implementation defined
121 * authentication interface ExternalSecureNoninvasiveDebugEnabled().
David Cunado5f55e282016-10-31 17:37:34 +0000122 * ---------------------------------------------------------------------
123 */
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000124 mov_imm x0, ((MDCR_EL3_RESET_VAL | MDCR_SDD_BIT | \
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100125 MDCR_SPD32(MDCR_SPD32_DISABLE) | MDCR_SCCD_BIT) & \
Petre-Ionut Tudoradd24a42019-10-03 17:09:08 +0100126 ~(MDCR_SPME_BIT | MDCR_TDOSA_BIT | MDCR_TDA_BIT | \
127 MDCR_TPM_BIT))
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000128
dp-arm595d0d52017-02-08 11:51:50 +0000129 msr mdcr_el3, x0
David Cunado5f55e282016-10-31 17:37:34 +0000130
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100131 /* ---------------------------------------------------------------------
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100132 * Initialise PMCR_EL0 setting all fields rather than relying
133 * on hw. Some fields are architecturally UNKNOWN on reset.
134 *
135 * PMCR_EL0.LP: Set to one so that event counter overflow, that
136 * is recorded in PMOVSCLR_EL0[0-30], occurs on the increment
137 * that changes PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU
138 * is implemented. This bit is RES0 in versions of the architecture
139 * earlier than ARMv8.5, setting it to 1 doesn't have any effect
140 * on them.
141 *
142 * PMCR_EL0.LC: Set to one so that cycle counter overflow, that
143 * is recorded in PMOVSCLR_EL0[31], occurs on the increment
144 * that changes PMCCNTR_EL0[63] from 1 to 0.
145 *
146 * PMCR_EL0.DP: Set to one so that the cycle counter,
147 * PMCCNTR_EL0 does not count when event counting is prohibited.
148 *
149 * PMCR_EL0.X: Set to zero to disable export of events.
150 *
151 * PMCR_EL0.D: Set to zero so that, when enabled, PMCCNTR_EL0
152 * counts on every clock cycle.
153 * ---------------------------------------------------------------------
154 */
155 mov_imm x0, ((PMCR_EL0_RESET_VAL | PMCR_EL0_LP_BIT | \
156 PMCR_EL0_LC_BIT | PMCR_EL0_DP_BIT) & \
157 ~(PMCR_EL0_X_BIT | PMCR_EL0_D_BIT))
158
159 msr pmcr_el0, x0
160
161 /* ---------------------------------------------------------------------
Gerald Lejeune632d6df2016-03-22 09:29:23 +0100162 * Enable External Aborts and SError Interrupts now that the exception
163 * vectors have been setup.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100164 * ---------------------------------------------------------------------
165 */
166 msr daifclr, #DAIF_ABT_BIT
167
168 /* ---------------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +0100169 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
170 * All fields are architecturally UNKNOWN on reset.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100171 *
David Cunadofee86532017-04-13 22:38:29 +0100172 * CPTR_EL3.TCPAC: Set to zero so that any accesses to CPACR_EL1,
173 * CPTR_EL2, CPACR, or HCPTR do not trap to EL3.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100174 *
David Cunadofee86532017-04-13 22:38:29 +0100175 * CPTR_EL3.TTA: Set to zero so that System register accesses to the
176 * trace registers do not trap to EL3.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100177 *
David Cunadoce88eee2017-10-20 11:30:57 +0100178 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
179 * by Advanced SIMD, floating-point or SVE instructions (if implemented)
180 * do not trap to EL3.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100181 */
David Cunadofee86532017-04-13 22:38:29 +0100182 mov_imm x0, (CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TTA_BIT | TFP_BIT))
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100183 msr cptr_el3, x0
Sathees Balya0911df12018-12-06 13:33:24 +0000184
185 /*
186 * If Data Independent Timing (DIT) functionality is implemented,
187 * always enable DIT in EL3
188 */
189 mrs x0, id_aa64pfr0_el1
190 ubfx x0, x0, #ID_AA64PFR0_DIT_SHIFT, #ID_AA64PFR0_DIT_LENGTH
191 cmp x0, #ID_AA64PFR0_DIT_SUPPORTED
192 bne 1f
193 mov x0, #DIT_BIT
194 msr DIT, x0
1951:
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100196 .endm
197
198/* -----------------------------------------------------------------------------
199 * This is the super set of actions that need to be performed during a cold boot
Juan Castillo7d199412015-12-14 09:35:25 +0000200 * or a warm boot in EL3. This code is shared by BL1 and BL31.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100201 *
202 * This macro will always perform reset handling, architectural initialisations
203 * and stack setup. The rest of the actions are optional because they might not
204 * be needed, depending on the context in which this macro is called. This is
205 * why this macro is parameterised ; each parameter allows to enable/disable
206 * some actions.
207 *
David Cunadofee86532017-04-13 22:38:29 +0100208 * _init_sctlr:
209 * Whether the macro needs to initialise SCTLR_EL3, including configuring
210 * the endianness of data accesses.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100211 *
212 * _warm_boot_mailbox:
213 * Whether the macro needs to detect the type of boot (cold/warm). The
214 * detection is based on the platform entrypoint address : if it is zero
215 * then it is a cold boot, otherwise it is a warm boot. In the latter case,
216 * this macro jumps on the platform entrypoint address.
217 *
218 * _secondary_cold_boot:
219 * Whether the macro needs to identify the CPU that is calling it: primary
220 * CPU or secondary CPU. The primary CPU will be allowed to carry on with
221 * the platform initialisations, while the secondaries will be put in a
222 * platform-specific state in the meantime.
223 *
224 * If the caller knows this macro will only be called by the primary CPU
225 * then this parameter can be defined to 0 to skip this step.
226 *
227 * _init_memory:
228 * Whether the macro needs to initialise the memory.
229 *
230 * _init_c_runtime:
231 * Whether the macro needs to initialise the C runtime environment.
232 *
233 * _exception_vectors:
234 * Address of the exception vectors to program in the VBAR_EL3 register.
Manish Pandeyc8257682019-11-26 11:34:17 +0000235 *
236 * _pie_fixup_size:
237 * Size of memory region to fixup Global Descriptor Table (GDT).
238 *
239 * A non-zero value is expected when firmware needs GDT to be fixed-up.
240 *
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100241 * -----------------------------------------------------------------------------
242 */
243 .macro el3_entrypoint_common \
David Cunadofee86532017-04-13 22:38:29 +0100244 _init_sctlr, _warm_boot_mailbox, _secondary_cold_boot, \
Manish Pandeyc8257682019-11-26 11:34:17 +0000245 _init_memory, _init_c_runtime, _exception_vectors, \
246 _pie_fixup_size
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100247
David Cunadofee86532017-04-13 22:38:29 +0100248 .if \_init_sctlr
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100249 /* -------------------------------------------------------------
David Cunadofee86532017-04-13 22:38:29 +0100250 * This is the initialisation of SCTLR_EL3 and so must ensure
251 * that all fields are explicitly set rather than relying on hw.
252 * Some fields reset to an IMPLEMENTATION DEFINED value and
253 * others are architecturally UNKNOWN on reset.
254 *
255 * SCTLR.EE: Set the CPU endianness before doing anything that
256 * might involve memory reads or writes. Set to zero to select
257 * Little Endian.
258 *
259 * SCTLR_EL3.WXN: For the EL3 translation regime, this field can
260 * force all memory regions that are writeable to be treated as
261 * XN (Execute-never). Set to zero so that this control has no
262 * effect on memory access permissions.
263 *
Qixiang Xu3cc39172018-03-05 09:31:11 +0800264 * SCTLR_EL3.SA: Set to zero to disable Stack Alignment check.
David Cunadofee86532017-04-13 22:38:29 +0100265 *
266 * SCTLR_EL3.A: Set to zero to disable Alignment fault checking.
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000267 *
268 * SCTLR.DSSBS: Set to zero to disable speculation store bypass
269 * safe behaviour upon exception entry to EL3.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100270 * -------------------------------------------------------------
271 */
David Cunadofee86532017-04-13 22:38:29 +0100272 mov_imm x0, (SCTLR_RESET_VAL & ~(SCTLR_EE_BIT | SCTLR_WXN_BIT \
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000273 | SCTLR_SA_BIT | SCTLR_A_BIT | SCTLR_DSSBS_BIT))
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100274 msr sctlr_el3, x0
275 isb
David Cunadofee86532017-04-13 22:38:29 +0100276 .endif /* _init_sctlr */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100277
278 .if \_warm_boot_mailbox
279 /* -------------------------------------------------------------
280 * This code will be executed for both warm and cold resets.
281 * Now is the time to distinguish between the two.
282 * Query the platform entrypoint address and if it is not zero
283 * then it means it is a warm boot so jump to this address.
284 * -------------------------------------------------------------
285 */
Soby Mathew3700a922015-07-13 11:21:11 +0100286 bl plat_get_my_entrypoint
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100287 cbz x0, do_cold_boot
288 br x0
289
290 do_cold_boot:
291 .endif /* _warm_boot_mailbox */
292
Manish Pandeyc8257682019-11-26 11:34:17 +0000293 .if \_pie_fixup_size
294#if ENABLE_PIE
295 /*
296 * ------------------------------------------------------------
297 * If PIE is enabled fixup the Global descriptor Table only
298 * once during primary core cold boot path.
299 *
300 * Compile time base address, required for fixup, is calculated
301 * using "pie_fixup" label present within first page.
302 * ------------------------------------------------------------
303 */
304 pie_fixup:
305 ldr x0, =pie_fixup
306 and x0, x0, #~(PAGE_SIZE - 1)
307 mov_imm x1, \_pie_fixup_size
308 add x1, x1, x0
309 bl fixup_gdt_reloc
310#endif /* ENABLE_PIE */
311 .endif /* _pie_fixup_size */
312
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000313 /* ---------------------------------------------------------------------
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000314 * Set the exception vectors.
315 * ---------------------------------------------------------------------
316 */
317 adr x0, \_exception_vectors
318 msr vbar_el3, x0
319 isb
320
321 /* ---------------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000322 * It is a cold boot.
323 * Perform any processor specific actions upon reset e.g. cache, TLB
324 * invalidations etc.
325 * ---------------------------------------------------------------------
326 */
327 bl reset_handler
328
Dimitris Papastamos446f7f12017-11-30 14:53:53 +0000329 el3_arch_init_common
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000330
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100331 .if \_secondary_cold_boot
332 /* -------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000333 * Check if this is a primary or secondary CPU cold boot.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100334 * The primary CPU will set up the platform while the
335 * secondaries are placed in a platform-specific state until the
336 * primary CPU performs the necessary actions to bring them out
337 * of that state and allows entry into the OS.
338 * -------------------------------------------------------------
339 */
Soby Mathew3700a922015-07-13 11:21:11 +0100340 bl plat_is_my_cpu_primary
Soby Matheweb3bbf12015-06-08 12:32:50 +0100341 cbnz w0, do_primary_cold_boot
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100342
343 /* This is a cold boot on a secondary CPU */
344 bl plat_secondary_cold_boot_setup
345 /* plat_secondary_cold_boot_setup() is not supposed to return */
Antonio Nino Diaz1f21bcf2016-02-01 13:57:25 +0000346 bl el3_panic
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100347
348 do_primary_cold_boot:
349 .endif /* _secondary_cold_boot */
350
351 /* ---------------------------------------------------------------------
Antonio Nino Diaz4357b412016-02-23 12:04:58 +0000352 * Initialize memory now. Secondary CPU initialization won't get to this
353 * point.
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100354 * ---------------------------------------------------------------------
355 */
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100356
357 .if \_init_memory
358 bl platform_mem_init
359 .endif /* _init_memory */
360
361 /* ---------------------------------------------------------------------
362 * Init C runtime environment:
363 * - Zero-initialise the NOBITS sections. There are 2 of them:
364 * - the .bss section;
365 * - the coherent memory section (if any).
366 * - Relocate the data section from ROM to RAM, if required.
367 * ---------------------------------------------------------------------
368 */
369 .if \_init_c_runtime
Hadi Asyrafi461f8f42019-08-20 15:33:27 +0800370#if defined(IMAGE_BL31) || (defined(IMAGE_BL2) && BL2_AT_EL3 && BL2_INV_DCACHE)
Achin Guptae9c4a642015-09-11 16:03:13 +0100371 /* -------------------------------------------------------------
372 * Invalidate the RW memory used by the BL31 image. This
373 * includes the data and NOBITS sections. This is done to
374 * safeguard against possible corruption of this memory by
375 * dirty cache lines in a system cache as a result of use by
376 * an earlier boot loader stage.
377 * -------------------------------------------------------------
378 */
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100379 adrp x0, __RW_START__
380 add x0, x0, :lo12:__RW_START__
381 adrp x1, __RW_END__
382 add x1, x1, :lo12:__RW_END__
Achin Guptae9c4a642015-09-11 16:03:13 +0100383 sub x1, x1, x0
384 bl inv_dcache_range
Samuel Holland31a14e12018-10-17 21:40:18 -0500385#if defined(IMAGE_BL31) && SEPARATE_NOBITS_REGION
386 adrp x0, __NOBITS_START__
387 add x0, x0, :lo12:__NOBITS_START__
388 adrp x1, __NOBITS_END__
389 add x1, x1, :lo12:__NOBITS_END__
390 sub x1, x1, x0
391 bl inv_dcache_range
392#endif
Roberto Vargase0e99462017-10-30 14:43:43 +0000393#endif
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100394 adrp x0, __BSS_START__
395 add x0, x0, :lo12:__BSS_START__
Achin Guptae9c4a642015-09-11 16:03:13 +0100396
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100397 adrp x1, __BSS_END__
398 add x1, x1, :lo12:__BSS_END__
399 sub x1, x1, x0
Douglas Raillard21362a92016-12-02 13:51:54 +0000400 bl zeromem
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100401
402#if USE_COHERENT_MEM
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100403 adrp x0, __COHERENT_RAM_START__
404 add x0, x0, :lo12:__COHERENT_RAM_START__
405 adrp x1, __COHERENT_RAM_END_UNALIGNED__
406 add x1, x1, :lo12: __COHERENT_RAM_END_UNALIGNED__
407 sub x1, x1, x0
Douglas Raillard21362a92016-12-02 13:51:54 +0000408 bl zeromem
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100409#endif
410
Lionel Debieved2f21b82019-05-27 09:32:00 +0200411#if defined(IMAGE_BL1) || (defined(IMAGE_BL2) && BL2_AT_EL3 && BL2_IN_XIP_MEM)
Soby Mathewfcaf1bd2018-10-12 16:40:28 +0100412 adrp x0, __DATA_RAM_START__
413 add x0, x0, :lo12:__DATA_RAM_START__
414 adrp x1, __DATA_ROM_START__
415 add x1, x1, :lo12:__DATA_ROM_START__
416 adrp x2, __DATA_RAM_END__
417 add x2, x2, :lo12:__DATA_RAM_END__
418 sub x2, x2, x0
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100419 bl memcpy16
420#endif
421 .endif /* _init_c_runtime */
422
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100423 /* ---------------------------------------------------------------------
424 * Use SP_EL0 for the C runtime stack.
425 * ---------------------------------------------------------------------
426 */
427 msr spsel, #0
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100428
429 /* ---------------------------------------------------------------------
430 * Allocate a stack whose memory will be marked as Normal-IS-WBWA when
431 * the MMU is enabled. There is no risk of reading stale stack memory
432 * after enabling the MMU as only the primary CPU is running at the
433 * moment.
434 * ---------------------------------------------------------------------
435 */
Soby Mathew3700a922015-07-13 11:21:11 +0100436 bl plat_set_my_stack
Douglas Raillard306593d2017-02-24 18:14:15 +0000437
438#if STACK_PROTECTOR_ENABLED
439 .if \_init_c_runtime
440 bl update_stack_protector_canary
441 .endif /* _init_c_runtime */
442#endif
Sandrine Bailleuxacde8b02015-05-19 11:54:45 +0100443 .endm
444
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000445#endif /* EL3_COMMON_MACROS_S */