blob: 78782d4308932b6ed27c66d8e9eaba251c1cc17e [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Vikram Kanigirifbb13012016-02-15 11:54:14 +00002 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handley2b6b5742015-03-19 19:17:53 +000031#include <arm_config.h>
32#include <arm_def.h>
Dan Handley714a0d22014-04-09 13:13:04 +010033#include <debug.h>
Achin Gupta1fa7eb62015-11-03 14:18:34 +000034#include <gicv2.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010035#include <mmio.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000036#include <plat_arm.h>
37#include <v2m_def.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010038#include "../fvp_def.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010039
Achin Gupta1fa7eb62015-11-03 14:18:34 +000040/* Defines for GIC Driver build time selection */
41#define FVP_GICV2 1
42#define FVP_GICV3 2
43#define FVP_GICV3_LEGACY 3
44
Achin Gupta4f6ad662013-10-25 09:08:21 +010045/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000046 * arm_config holds the characteristics of the differences between the three FVP
47 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000048 * at each boot stage by the primary before enabling the MMU (to allow
49 * interconnect configuration) & used thereafter. Each BL will have its own copy
50 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010051 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000052arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010053
54#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
55 DEVICE0_SIZE, \
56 MT_DEVICE | MT_RW | MT_SECURE)
57
58#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
59 DEVICE1_SIZE, \
60 MT_DEVICE | MT_RW | MT_SECURE)
61
Juan Castillo31a68f02015-04-14 12:49:03 +010062#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
63 DEVICE2_SIZE, \
64 MT_DEVICE | MT_RO | MT_SECURE)
65
66
Jon Medhurstb1eb0932014-02-26 16:27:53 +000067/*
Soby Mathewb08bc042014-09-03 17:48:44 +010068 * Table of regions for various BL stages to map using the MMU.
Sandrine Bailleux74a62b32014-05-09 11:35:36 +010069 * This doesn't include TZRAM as the 'mem_layout' argument passed to
Dan Handley2b6b5742015-03-19 19:17:53 +000070 * arm_configure_mmu_elx() will give the available subset of that,
Jon Medhurstb1eb0932014-02-26 16:27:53 +000071 */
Soby Mathewb08bc042014-09-03 17:48:44 +010072#if IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000073const mmap_region_t plat_arm_mmap[] = {
74 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010075 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000076 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010077 MAP_DEVICE0,
78 MAP_DEVICE1,
Juan Castillo31a68f02015-04-14 12:49:03 +010079 MAP_DEVICE2,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010080#if TRUSTED_BOARD_BOOT
81 ARM_MAP_NS_DRAM1,
82#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010083 {0}
84};
85#endif
86#if IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000087const mmap_region_t plat_arm_mmap[] = {
88 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010089 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000090 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010091 MAP_DEVICE0,
92 MAP_DEVICE1,
Juan Castillo31a68f02015-04-14 12:49:03 +010093 MAP_DEVICE2,
Dan Handley2b6b5742015-03-19 19:17:53 +000094 ARM_MAP_NS_DRAM1,
95 ARM_MAP_TSP_SEC_MEM,
David Wang0ba499f2016-03-07 11:02:57 +080096#if ARM_BL31_IN_DRAM
97 ARM_MAP_BL31_SEC_DRAM,
98#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010099 {0}
100};
101#endif
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100102#if IMAGE_BL2U
103const mmap_region_t plat_arm_mmap[] = {
104 MAP_DEVICE0,
105 V2M_MAP_IOFPGA,
106 {0}
107};
108#endif
Soby Mathewb08bc042014-09-03 17:48:44 +0100109#if IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000110const mmap_region_t plat_arm_mmap[] = {
111 ARM_MAP_SHARED_RAM,
112 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100113 MAP_DEVICE0,
114 MAP_DEVICE1,
115 {0}
116};
117#endif
118#if IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000119const mmap_region_t plat_arm_mmap[] = {
120 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100121 MAP_DEVICE0,
122 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000123 {0}
124};
Soby Mathewb08bc042014-09-03 17:48:44 +0100125#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000126
Dan Handley2b6b5742015-03-19 19:17:53 +0000127ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000128
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
Achin Gupta4f6ad662013-10-25 09:08:21 +0100130/*******************************************************************************
131 * A single boot loader stack is expected to work on both the Foundation FVP
132 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
133 * SYS_ID register provides a mechanism for detecting the differences between
134 * these platforms. This information is stored in a per-BL array to allow the
135 * code to take the correct path.Per BL platform configuration.
136 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +0000137void fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100138{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100139 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100140
Dan Handley2b6b5742015-03-19 19:17:53 +0000141 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
142 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
143 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
144 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
145 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100146
Andrew Thoelke960347d2014-06-26 14:27:26 +0100147 if (arch != ARCH_MODEL) {
148 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000149 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100150 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100151
152 /*
153 * The build field in the SYS_ID tells which variant of the GIC
154 * memory is implemented by the model.
155 */
156 switch (bld) {
157 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000158 ERROR("Legacy Versatile Express memory map for GIC peripheral"
159 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000160 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100161 break;
162 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100163 break;
164 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100165 ERROR("Unsupported board build %x\n", bld);
166 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100167 }
168
169 /*
170 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
171 * for the Foundation FVP.
172 */
173 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000174 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000175 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100176
177 /*
178 * Check for supported revisions of Foundation FVP
179 * Allow future revisions to run but emit warning diagnostic
180 */
181 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000182 case REV_FOUNDATION_FVP_V2_0:
183 case REV_FOUNDATION_FVP_V2_1:
184 case REV_FOUNDATION_FVP_v9_1:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100185 break;
186 default:
187 WARN("Unrecognized Foundation FVP revision %x\n", rev);
188 break;
189 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100190 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000191 case HBI_BASE_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000192 arm_config.flags |= ARM_CONFIG_BASE_MMAP |
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000193 ARM_CONFIG_HAS_INTERCONNECT | ARM_CONFIG_HAS_TZC;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100194
195 /*
196 * Check for supported revisions
197 * Allow future revisions to run but emit warning diagnostic
198 */
199 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000200 case REV_BASE_FVP_V0:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100201 break;
202 default:
203 WARN("Unrecognized Base FVP revision %x\n", rev);
204 break;
205 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100206 break;
207 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100208 ERROR("Unsupported board HBI number 0x%x\n", hbi);
209 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100210 }
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100211}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100212
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000213
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000214void fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100215{
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000216 if (arm_config.flags & ARM_CONFIG_HAS_INTERCONNECT)
217 plat_arm_interconnect_init();
Dan Handleybe234f92014-08-04 16:11:15 +0100218}
219
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000220void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100221{
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000222 if (arm_config.flags & ARM_CONFIG_HAS_INTERCONNECT)
223 plat_arm_interconnect_enter_coherency();
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000224}
225
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000226void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000227{
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000228 if (arm_config.flags & ARM_CONFIG_HAS_INTERCONNECT)
229 plat_arm_interconnect_exit_coherency();
Vikram Kanigiri96377452014-04-24 11:02:16 +0100230}