blob: 4a856a72877ca03f6a2c67e859984126be645c5b [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Jayanth Dodderi Chidanand1c3dda82025-03-13 10:52:46 +00002 * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaz05fdb832018-10-25 16:53:04 +01006#ifndef PLAT_ARM_H
7#define PLAT_ARM_H
Dan Handley9df48042015-03-19 18:58:55 +00008
Louis Mayencourt70d7c092020-01-29 11:42:31 +00009#include <stdbool.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011
Harrison Mutai91ce7c92023-12-01 15:50:00 +000012#include <common/desc_image_load.h>
Boyan Karatotev9bc65742025-01-07 11:00:03 +000013#include <drivers/arm/gic.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <drivers/arm/tzc_common.h>
15#include <lib/bakery_lock.h>
16#include <lib/cassert.h>
17#include <lib/el3_runtime/cpu_data.h>
Rohit Mathewf085b872023-12-20 17:29:18 +000018#include <lib/gpt_rme/gpt_rme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <lib/spinlock.h>
Harrison Mutai91ce7c92023-12-01 15:50:00 +000020#include <lib/transfer_list.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <lib/utils_def.h>
22#include <lib/xlat_tables/xlat_tables_compat.h>
Dan Handley9df48042015-03-19 18:58:55 +000023
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010024/*******************************************************************************
25 * Forward declarations
26 ******************************************************************************/
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010027struct meminfo;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010028struct image_info;
Soby Mathew96a1c6b2018-01-15 14:45:33 +000029struct bl_params;
Sandrine Bailleuxf402a522016-09-15 10:09:53 +010030
Summer Qin5ce394c2018-03-12 11:28:26 +080031typedef struct arm_tzc_regions_info {
32 unsigned long long base;
33 unsigned long long end;
Antonio Nino Diaz5f475792018-10-15 14:58:11 +010034 unsigned int sec_attr;
Summer Qin5ce394c2018-03-12 11:28:26 +080035 unsigned int nsaid_permissions;
36} arm_tzc_regions_info_t;
37
Rohit Mathewf085b872023-12-20 17:29:18 +000038typedef struct arm_gpt_info {
39 pas_region_t *pas_region_base;
40 unsigned int pas_region_count;
41 uintptr_t l0_base;
42 uintptr_t l1_base;
43 size_t l0_size;
44 size_t l1_size;
45 gpccr_pps_e pps;
46 gpccr_pgs_e pgs;
47} arm_gpt_info_t;
48
Summer Qin5ce394c2018-03-12 11:28:26 +080049/*******************************************************************************
50 * Default mapping definition of the TrustZone Controller for ARM standard
51 * platforms.
52 * Configure:
53 * - Region 0 with no access;
54 * - Region 1 with secure access only;
55 * - the remaining DRAM regions access from the given Non-Secure masters.
56 ******************************************************************************/
Manish V Badarkhe19c72182023-09-01 07:54:33 +010057
58#if ENABLE_RME
59#define ARM_TZC_RME_REGIONS_DEF \
60 {ARM_AP_TZC_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, TZC_REGION_S_RDWR, 0},\
61 {ARM_EL3_TZC_DRAM1_BASE, ARM_L1_GPT_END, TZC_REGION_S_RDWR, 0}, \
62 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
63 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
64 /* Realm and Shared area share the same PAS */ \
65 {ARM_REALM_BASE, ARM_EL3_RMM_SHARED_END, ARM_TZC_NS_DRAM_S_ACCESS, \
66 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
67 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
68 PLAT_ARM_TZC_NS_DEV_ACCESS}
69#endif
70
Nishant Sharmae78ef3d2023-10-12 10:37:54 +010071#if SPM_MM || (SPMC_AT_EL3 && SPMC_AT_EL3_SEL0_SP)
Summer Qin5ce394c2018-03-12 11:28:26 +080072#define ARM_TZC_REGIONS_DEF \
Summer Qin5ce394c2018-03-12 11:28:26 +080073 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
74 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
Olivier Deprez49c3dd02024-06-11 14:50:12 +020075 {ARM_AP_TZC_DRAM1_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE - 1), \
76 TZC_REGION_S_RDWR, 0}, \
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +010077 {PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE + \
Olivier Deprez49c3dd02024-06-11 14:50:12 +020078 PLAT_SP_IMAGE_NS_BUF_SIZE - 1), TZC_REGION_S_NONE, \
79 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
80 {PLAT_SP_IMAGE_STACK_BASE, ARM_EL3_TZC_DRAM1_END, \
81 TZC_REGION_S_RDWR, 0}, \
82 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
Summer Qin5ce394c2018-03-12 11:28:26 +080083 PLAT_ARM_TZC_NS_DEV_ACCESS}
84
Zelalem Awekec43c5632021-07-12 23:41:05 -050085#elif ENABLE_RME
Manish V Badarkhe19c72182023-09-01 07:54:33 +010086#if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \
87MEASURED_BOOT
88#define ARM_TZC_REGIONS_DEF \
89 ARM_TZC_RME_REGIONS_DEF, \
90 {ARM_EVENT_LOG_DRAM1_BASE, ARM_EVENT_LOG_DRAM1_END, \
91 TZC_REGION_S_RDWR, 0}
92#else
93#define ARM_TZC_REGIONS_DEF \
94 ARM_TZC_RME_REGIONS_DEF
95#endif
Zelalem Awekec43c5632021-07-12 23:41:05 -050096
Summer Qin5ce394c2018-03-12 11:28:26 +080097#else
98#define ARM_TZC_REGIONS_DEF \
Zelalem Awekec43c5632021-07-12 23:41:05 -050099 {ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
Summer Qin5ce394c2018-03-12 11:28:26 +0800100 TZC_REGION_S_RDWR, 0}, \
101 {ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
102 PLAT_ARM_TZC_NS_DEV_ACCESS}, \
103 {ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS, \
104 PLAT_ARM_TZC_NS_DEV_ACCESS}
105#endif
106
Chris Kay2b54c0c2018-05-09 15:46:07 +0100107#define ARM_CASSERT_MMAP \
108 CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
109 assert_plat_arm_mmap_mismatch); \
110 CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS) \
111 <= MAX_MMAP_REGIONS, \
Dan Handley9df48042015-03-19 18:58:55 +0000112 assert_max_mmap_regions);
113
Roberto Vargase3adc372018-05-23 09:27:06 +0100114void arm_setup_romlib(void);
115
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700116#if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32))
Dan Handley9df48042015-03-19 18:58:55 +0000117/*
118 * Use this macro to instantiate lock before it is used in below
119 * arm_lock_xxx() macros
120 */
Sandrine Bailleuxceb258e2018-07-11 13:59:18 +0200121#define ARM_INSTANTIATE_LOCK static DEFINE_BAKERY_LOCK(arm_lock)
Soby Mathewea26bad2016-11-14 12:25:45 +0000122#define ARM_LOCK_GET_INSTANCE (&arm_lock)
Roberto Vargas00996942017-11-13 13:41:58 +0000123
124#if !HW_ASSISTED_COHERENCY
125#define ARM_SCMI_INSTANTIATE_LOCK DEFINE_BAKERY_LOCK(arm_scmi_lock)
126#else
127#define ARM_SCMI_INSTANTIATE_LOCK spinlock_t arm_scmi_lock
128#endif
129#define ARM_SCMI_LOCK_GET_INSTANCE (&arm_scmi_lock)
130
Dan Handley9df48042015-03-19 18:58:55 +0000131/*
132 * These are wrapper macros to the Coherent Memory Bakery Lock API.
133 */
134#define arm_lock_init() bakery_lock_init(&arm_lock)
135#define arm_lock_get() bakery_lock_get(&arm_lock)
136#define arm_lock_release() bakery_lock_release(&arm_lock)
137
138#else
139
Dan Handley9df48042015-03-19 18:58:55 +0000140/*
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000141 * Empty macros for all other BL stages other than BL31 and BL32
Dan Handley9df48042015-03-19 18:58:55 +0000142 */
Jeenu Viswambharan749d25b2017-08-23 14:12:59 +0100143#define ARM_INSTANTIATE_LOCK static int arm_lock __unused
Soby Mathewea26bad2016-11-14 12:25:45 +0000144#define ARM_LOCK_GET_INSTANCE 0
Dan Handley9df48042015-03-19 18:58:55 +0000145#define arm_lock_init()
146#define arm_lock_get()
147#define arm_lock_release()
148
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700149#endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */
Dan Handley9df48042015-03-19 18:58:55 +0000150
Harrison Mutai83a5c892024-12-16 13:05:48 +0000151#ifdef __aarch64__
152#define TL_TAG_EXEC_EP_INFO TL_TAG_EXEC_EP_INFO64
153#define TL_TAG_SRAM_LAYOUT TL_TAG_SRAM_LAYOUT64
154#else
155#define TL_TAG_EXEC_EP_INFO TL_TAG_EXEC_EP_INFO32
156#define TL_TAG_SRAM_LAYOUT TL_TAG_SRAM_LAYOUT32
157#endif
158
Soby Mathew7799cf72015-04-16 14:49:09 +0100159#if ARM_RECOM_STATE_ID_ENC
160/*
161 * Macros used to parse state information from State-ID if it is using the
162 * recommended encoding for State-ID.
163 */
164#define ARM_LOCAL_PSTATE_WIDTH 4
165#define ARM_LOCAL_PSTATE_MASK ((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
166
Jayanth Dodderi Chidanand1d6c0e82024-01-29 15:23:48 +0000167/* Last in Level for the OS-initiated */
Wing Li05364b92023-01-26 18:33:43 -0800168#define ARM_LAST_AT_PLVL_MASK (ARM_LOCAL_PSTATE_MASK << \
169 (ARM_LOCAL_PSTATE_WIDTH * \
170 (PLAT_MAX_PWR_LVL + 1)))
Wing Li05364b92023-01-26 18:33:43 -0800171
Soby Mathew7799cf72015-04-16 14:49:09 +0100172/* Macros to construct the composite power state */
173
174/* Make composite power state parameter till power level 0 */
175#if PSCI_EXTENDED_STATE_ID
176
177#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
178 (((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
179#else
180#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
181 (((lvl0_state) << PSTATE_ID_SHIFT) | \
182 ((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
183 ((type) << PSTATE_TYPE_SHIFT))
184#endif /* __PSCI_EXTENDED_STATE_ID__ */
185
186/* Make composite power state parameter till power level 1 */
187#define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
188 (((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
189 arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
190
Soby Mathewa869de12015-05-08 10:18:59 +0100191/* Make composite power state parameter till power level 2 */
192#define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
193 (((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
194 arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
195
Soby Mathew7799cf72015-04-16 14:49:09 +0100196#endif /* __ARM_RECOM_STATE_ID_ENC__ */
197
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000198/* ARM State switch error codes */
199#define STATE_SW_E_PARAM (-2)
200#define STATE_SW_E_DENIED (-3)
Dan Handley9df48042015-03-19 18:58:55 +0000201
Max Shvetsov06dba292019-12-06 11:50:12 +0000202/* plat_get_rotpk_info() flags */
laurenw-arm02169532023-08-15 14:57:56 -0500203#define ARM_ROTPK_REGS_ID 1
204#define ARM_ROTPK_DEVEL_RSA_ID 2
205#define ARM_ROTPK_DEVEL_ECDSA_ID 3
laurenw-arm055199b2022-10-28 11:26:32 -0500206#define ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID 4
laurenw-arm02169532023-08-15 14:57:56 -0500207#define ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID 5
208
209#define ARM_USE_DEVEL_ROTPK \
210 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_RSA_ID) || \
211 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_ECDSA_ID) || \
212 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID) || \
213 (ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID)
Manish V Badarkhef809c6e2020-02-22 08:43:00 +0000214
Dan Handley9df48042015-03-19 18:58:55 +0000215/* IO storage utility functions */
Louis Mayencourt7d24ce12020-01-29 14:43:06 +0000216int arm_io_setup(void);
Dan Handley9df48042015-03-19 18:58:55 +0000217
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000218/* Set image specification in IO block policy */
Manish V Badarkhed2f0a7a2021-06-25 23:43:33 +0100219int arm_set_image_source(unsigned int image_id, const char *part_name,
220 uintptr_t *dev_handle, uintptr_t *image_spec);
221void arm_set_fip_addr(uint32_t active_fw_bank_idx);
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000222
Dan Handley9df48042015-03-19 18:58:55 +0000223/* Security utility functions */
Suyash Pathakb71a9e62020-02-04 13:55:20 +0530224void arm_tzc400_setup(uintptr_t tzc_base,
225 const arm_tzc_regions_info_t *tzc_regions);
Vikram Kanigiri510d87b2016-01-29 12:32:58 +0000226struct tzc_dmc500_driver_data;
Summer Qin5ce394c2018-03-12 11:28:26 +0800227void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
228 const arm_tzc_regions_info_t *tzc_regions);
Dan Handley9df48042015-03-19 18:58:55 +0000229
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100230/* Console utility functions */
231void arm_console_boot_init(void);
232void arm_console_boot_end(void);
233void arm_console_runtime_init(void);
234void arm_console_runtime_end(void);
235
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100236/* Systimer utility function */
237void arm_configure_sys_timer(void);
238
Dan Handley9df48042015-03-19 18:58:55 +0000239/* PM utility functions */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100240int arm_validate_power_state(unsigned int power_state,
241 psci_power_state_t *req_state);
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100242int arm_validate_psci_entrypoint(uintptr_t entrypoint);
Soby Mathew0d9e8522015-07-15 13:36:24 +0100243int arm_validate_ns_entrypoint(uintptr_t entrypoint);
Soby Mathew9ca28062017-10-11 16:08:58 +0100244void arm_system_pwr_domain_save(void);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100245void arm_system_pwr_domain_resume(void);
Roberto Vargas1a6eed32018-02-12 12:36:17 +0000246int arm_psci_read_mem_protect(int *enabled);
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100247int arm_nor_psci_write_mem_protect(int val);
Roberto Vargas550eb082018-01-05 16:00:05 +0000248void arm_nor_psci_do_static_mem_protect(void);
249void arm_nor_psci_do_dyn_mem_protect(void);
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100250int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100251
252/* Topology utility function */
253int arm_check_mpidr(u_register_t mpidr);
Dan Handley9df48042015-03-19 18:58:55 +0000254
255/* BL1 utility functions */
256void arm_bl1_early_platform_setup(void);
257void arm_bl1_platform_setup(void);
258void arm_bl1_plat_arch_setup(void);
259
260/* BL2 utility functions */
Jayanth Dodderi Chidanand1c3dda82025-03-13 10:52:46 +0000261void arm_bl2_early_platform_setup(u_register_t arg0, u_register_t arg1,
262 u_register_t arg2, u_register_t arg3);
Dan Handley9df48042015-03-19 18:58:55 +0000263void arm_bl2_platform_setup(void);
264void arm_bl2_plat_arch_setup(void);
265uint32_t arm_get_spsr_for_bl32_entry(void);
266uint32_t arm_get_spsr_for_bl33_entry(void);
Ambroise Vincentb237bca2019-02-13 15:58:00 +0000267int arm_bl2_plat_handle_post_image_load(unsigned int image_id);
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000268int arm_bl2_handle_post_image_load(unsigned int image_id);
Sathees Balya90950092018-11-15 14:22:30 +0000269struct bl_params *arm_get_next_bl_params(void);
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000270void arm_bl2_setup_next_ep_info(bl_mem_params_node_t *next_param_node);
Dan Handley9df48042015-03-19 18:58:55 +0000271
Roberto Vargas52207802017-11-17 13:22:18 +0000272/* BL2 at EL3 functions */
273void arm_bl2_el3_early_platform_setup(void);
274void arm_bl2_el3_plat_arch_setup(void);
Divin Rajaad650e2024-04-04 10:16:14 +0100275#if ARM_FW_CONFIG_LOAD_ENABLE
276void arm_bl2_el3_plat_config_load(void);
277#endif /* ARM_FW_CONFIG_LOAD_ENABLE */
Roberto Vargas52207802017-11-17 13:22:18 +0000278
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100279/* BL2U utility functions */
280void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
281 void *plat_info);
282void arm_bl2u_platform_setup(void);
283void arm_bl2u_plat_arch_setup(void);
284
Juan Castillo7d199412015-12-14 09:35:25 +0000285/* BL31 utility functions */
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000286void arm_bl31_early_platform_setup(u_register_t arg0, u_register_t arg1,
287 u_register_t arg2, u_register_t arg3);
Dan Handley9df48042015-03-19 18:58:55 +0000288void arm_bl31_platform_setup(void);
Soby Mathew2fd66be2015-12-09 11:38:43 +0000289void arm_bl31_plat_runtime_setup(void);
Dan Handley9df48042015-03-19 18:58:55 +0000290void arm_bl31_plat_arch_setup(void);
291
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000292/* Firmware Handoff utility functions */
293void arm_transfer_list_dyn_cfg_init(struct transfer_list_header *secure_tl);
294void arm_transfer_list_populate_ep_info(bl_mem_params_node_t *next_param_node,
Harrison Mutai32a5dbc2024-07-12 14:23:02 +0000295 struct transfer_list_header *secure_tl);
Harrison Mutaid86a5ab2024-05-28 14:35:41 +0000296void arm_transfer_list_copy_hw_config(struct transfer_list_header *secure_tl,
297 struct transfer_list_header *ns_tl);
298struct transfer_list_entry *
299arm_transfer_list_set_heap_info(struct transfer_list_header *tl);
300void arm_transfer_list_get_heap_info(void **heap_addr, size_t *heap_size);
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000301
Dan Handley9df48042015-03-19 18:58:55 +0000302/* TSP utility functions */
303void arm_tsp_early_platform_setup(void);
304
Soby Mathew7b754182016-07-11 14:15:27 +0100305/* SP_MIN utility functions */
Harrison Mutai224a8a32025-03-13 18:20:14 +0000306void arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
307 u_register_t arg2, u_register_t arg3);
Dimitris Papastamos52323b02017-06-07 13:45:41 +0100308void arm_sp_min_plat_runtime_setup(void);
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600309void arm_sp_min_plat_arch_setup(void);
Soby Mathew7b754182016-07-11 14:15:27 +0100310
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100311/* FIP TOC validity check */
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000312bool arm_io_is_toc_valid(void);
Dan Handley9df48042015-03-19 18:58:55 +0000313
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000314/* Utility functions for Dynamic Config */
Chris Kayf3c0fe12024-02-06 16:03:24 +0000315
John Tsichritzisc34341a2018-07-30 13:41:52 +0100316void arm_bl1_set_mbedtls_heap(void);
317int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000318
Chris Kayf3c0fe12024-02-06 16:03:24 +0000319#if IMAGE_BL2
320void arm_bl2_dyn_cfg_init(void);
321#endif /* IMAGE_BL2 */
322
Alexei Fedorov25d7c882020-03-20 18:38:55 +0000323#if MEASURED_BOOT
Tamas Banf879bf12023-06-12 11:26:28 +0200324#if DICE_PROTECTION_ENVIRONMENT
325int arm_set_nt_fw_info(int *ctx_handle);
326int arm_set_tb_fw_info(int *ctx_handle);
327int arm_get_tb_fw_info(int *ctx_handle);
328#else
329/* Specific to event log backend */
Manish V Badarkhe7ca9d652021-09-14 22:41:46 +0100330int arm_set_tos_fw_info(uintptr_t log_addr, size_t log_size);
331int arm_set_nt_fw_info(
Alexei Fedorovc7176172020-07-13 12:11:05 +0100332/*
333 * Currently OP-TEE does not support reading DTBs from Secure memory
334 * and this option should be removed when feature is supported.
335 */
336#ifdef SPD_opteed
337 uintptr_t log_addr,
Alexei Fedorov25d7c882020-03-20 18:38:55 +0000338#endif
Alexei Fedorovc7176172020-07-13 12:11:05 +0100339 size_t log_size, uintptr_t *ns_log_addr);
Manish V Badarkhe6e6df442023-03-20 14:58:06 +0000340int arm_set_tb_fw_info(uintptr_t log_addr, size_t log_size,
341 size_t log_max_size);
342int arm_get_tb_fw_info(uint64_t *log_addr, size_t *log_size,
343 size_t *log_max_size);
Tamas Banf879bf12023-06-12 11:26:28 +0200344#endif /* DICE_PROTECTION_ENVIRONMENT */
Alexei Fedorovc7176172020-07-13 12:11:05 +0100345#endif /* MEASURED_BOOT */
Alexei Fedorov25d7c882020-03-20 18:38:55 +0000346
Dan Handley9df48042015-03-19 18:58:55 +0000347/*
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100348 * Free the memory storing initialization code only used during an images boot
349 * time so it can be reclaimed for runtime data
350 */
351void arm_free_init_memory(void);
352
353/*
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000354 * Make the higher level translation tables read-only
355 */
356void arm_xlat_make_tables_readonly(void);
357
358/*
Dan Handley9df48042015-03-19 18:58:55 +0000359 * Mandatory functions required in ARM standard platforms
360 */
Soby Mathew47e43f22016-02-01 14:04:34 +0000361unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
Boyan Karatotev9bc65742025-01-07 11:00:03 +0000362
363/* should not be used, but keep for compatibility */
364#if USE_GIC_DRIVER == 0
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000365void plat_arm_gic_driver_init(void);
Dan Handley9df48042015-03-19 18:58:55 +0000366void plat_arm_gic_init(void);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000367void plat_arm_gic_cpuif_enable(void);
368void plat_arm_gic_cpuif_disable(void);
Jeenu Viswambharan78132c92016-12-09 11:12:34 +0000369void plat_arm_gic_redistif_on(void);
370void plat_arm_gic_redistif_off(void);
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000371void plat_arm_gic_pcpu_init(void);
Soby Mathew9ca28062017-10-11 16:08:58 +0100372void plat_arm_gic_save(void);
373void plat_arm_gic_resume(void);
Boyan Karatotev9bc65742025-01-07 11:00:03 +0000374#endif
Dan Handley9df48042015-03-19 18:58:55 +0000375void plat_arm_security_setup(void);
376void plat_arm_pwrc_setup(void);
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000377void plat_arm_interconnect_init(void);
378void plat_arm_interconnect_enter_coherency(void);
379void plat_arm_interconnect_exit_coherency(void);
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100380void plat_arm_program_trusted_mailbox(uintptr_t address);
Louis Mayencourt70d7c092020-01-29 11:42:31 +0000381bool plat_arm_bl1_fwu_needed(void);
Jagdish Gediya16a0f1c2024-02-02 06:01:44 +0000382int plat_arm_ni_setup(uintptr_t global_cfg);
Ambroise Vincentfa42c9e2019-07-04 14:58:45 +0100383__dead2 void plat_arm_error_handler(int err);
Manish V Badarkhefcfe4312022-07-12 21:48:04 +0100384__dead2 void plat_arm_system_reset(void);
Dan Handley9df48042015-03-19 18:58:55 +0000385
Vijayenthiran Subramaniam2dfa7642019-10-11 14:01:25 +0530386/*
Max Shvetsov06dba292019-12-06 11:50:12 +0000387 * Optional functions in ARM standard platforms
Vijayenthiran Subramaniam2dfa7642019-10-11 14:01:25 +0530388 */
389void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames);
Sandrine Bailleux7b7a41c2020-02-06 14:34:44 +0100390int arm_get_rotpk_info(void *cookie, void **key_ptr, unsigned int *key_len,
Max Shvetsov06dba292019-12-06 11:50:12 +0000391 unsigned int *flags);
392int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len,
393 unsigned int *flags);
394int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len,
395 unsigned int *flags);
396int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len,
397 unsigned int *flags);
Vijayenthiran Subramaniam2dfa7642019-10-11 14:01:25 +0530398
Summer Qin93c812f2017-02-28 16:46:17 +0000399#if ARM_PLAT_MT
400unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
401#endif
402
Arvind Ram Prakash51f11f82024-04-25 18:36:01 -0500403unsigned int plat_cluster_id_by_mpidr(u_register_t mpidr);
404
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100405/*
406 * This function is called after loading SCP_BL2 image and it is used to perform
407 * any platform-specific actions required to handle the SCP firmware.
408 */
409int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100410
Dan Handley9df48042015-03-19 18:58:55 +0000411/*
412 * Optional functions required in ARM standard platforms
413 */
414void plat_arm_io_setup(void);
415int plat_arm_get_alt_image_source(
Juan Castillo3a66aca2015-04-13 17:36:19 +0100416 unsigned int image_id,
417 uintptr_t *dev_handle,
418 uintptr_t *image_spec);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100419unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
Vikram Kanigiri07035432015-11-12 18:52:34 +0000420const mmap_region_t *plat_arm_get_mmap(void);
Dan Handley9df48042015-03-19 18:58:55 +0000421
Rohit Mathewf085b872023-12-20 17:29:18 +0000422const arm_gpt_info_t *plat_arm_get_gpt_info(void);
Rohit Mathewf6f02da2024-01-21 22:49:08 +0000423void arm_gpt_setup(void);
Rohit Mathewf085b872023-12-20 17:29:18 +0000424
Soby Mathew0b4c5a32016-10-21 17:51:22 +0100425/* Allow platform to override psci_pm_ops during runtime */
426const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);
427
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +0000428/* Execution state switch in ARM platforms */
429int arm_execution_state_switch(unsigned int smc_fid,
430 uint32_t pc_hi,
431 uint32_t pc_lo,
432 uint32_t cookie_hi,
433 uint32_t cookie_lo,
434 void *handle);
435
Soby Mathew6d07e672018-03-01 10:53:33 +0000436/* Optional functions for SP_MIN */
437void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
438 u_register_t arg2, u_register_t arg3);
439
Roberto Vargas2ca18d92018-02-12 12:36:17 +0000440/* global variables */
441extern plat_psci_ops_t plat_arm_psci_pm_ops;
442extern const mmap_region_t plat_arm_mmap[];
Jeenu Viswambharan4542cfe2018-07-19 08:03:46 +0100443extern const unsigned int arm_pm_idle_states[];
Harrison Mutaide61e202024-09-23 11:15:12 +0000444extern struct transfer_list_header *secure_tl;
Roberto Vargas2ca18d92018-02-12 12:36:17 +0000445
Aditya Angadi20b48412019-04-16 11:29:14 +0530446/* secure watchdog */
447void plat_arm_secure_wdt_start(void);
448void plat_arm_secure_wdt_stop(void);
Madhukar Pappireddye108df22023-03-22 15:40:40 -0500449void plat_arm_secure_wdt_refresh(void);
Aditya Angadi20b48412019-04-16 11:29:14 +0530450
Manish V Badarkhef809c6e2020-02-22 08:43:00 +0000451/* Get SOC-ID of ARM platform */
452uint32_t plat_arm_get_soc_id(void);
453
Antonio Nino Diaz05fdb832018-10-25 16:53:04 +0100454#endif /* PLAT_ARM_H */