Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 1 | /* |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 7 | #include <arch.h> |
Andrew Thoelke | 38bde41 | 2014-03-18 13:46:55 +0000 | [diff] [blame] | 8 | #include <asm_macros.S> |
Jan Dabros | fa01598 | 2019-12-02 13:30:03 +0100 | [diff] [blame] | 9 | #include <assert_macros.S> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 10 | #include <context.h> |
Manish V Badarkhe | e07e808 | 2020-07-23 12:43:25 +0100 | [diff] [blame] | 11 | #include <el3_common_macros.S> |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 12 | |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 13 | #if CTX_INCLUDE_EL2_REGS |
| 14 | .global el2_sysregs_context_save |
| 15 | .global el2_sysregs_context_restore |
| 16 | #endif |
| 17 | |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 18 | .global el1_sysregs_context_save |
| 19 | .global el1_sysregs_context_restore |
| 20 | #if CTX_INCLUDE_FPREGS |
| 21 | .global fpregs_context_save |
| 22 | .global fpregs_context_restore |
| 23 | #endif |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 24 | .global prepare_el3_entry |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 25 | .global restore_gp_pmcr_pauth_regs |
Manish V Badarkhe | e07e808 | 2020-07-23 12:43:25 +0100 | [diff] [blame] | 26 | .global save_and_update_ptw_el1_sys_regs |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 27 | .global el3_exit |
| 28 | |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 29 | #if CTX_INCLUDE_EL2_REGS |
| 30 | |
| 31 | /* ----------------------------------------------------- |
| 32 | * The following function strictly follows the AArch64 |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 33 | * PCS to use x9-x16 (temporary caller-saved registers) |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 34 | * to save EL2 system register context. It assumes that |
| 35 | * 'x0' is pointing to a 'el2_sys_regs' structure where |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 36 | * the register context will be saved. |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 37 | * |
| 38 | * The following registers are not added. |
| 39 | * AMEVCNTVOFF0<n>_EL2 |
| 40 | * AMEVCNTVOFF1<n>_EL2 |
| 41 | * ICH_AP0R<n>_EL2 |
| 42 | * ICH_AP1R<n>_EL2 |
| 43 | * ICH_LR<n>_EL2 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 44 | * ----------------------------------------------------- |
| 45 | */ |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 46 | func el2_sysregs_context_save |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 47 | mrs x9, actlr_el2 |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 48 | mrs x10, afsr0_el2 |
| 49 | stp x9, x10, [x0, #CTX_ACTLR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 50 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 51 | mrs x11, afsr1_el2 |
| 52 | mrs x12, amair_el2 |
| 53 | stp x11, x12, [x0, #CTX_AFSR1_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 54 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 55 | mrs x13, cnthctl_el2 |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 56 | mrs x14, cntvoff_el2 |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 57 | stp x13, x14, [x0, #CTX_CNTHCTL_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 58 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 59 | mrs x15, cptr_el2 |
| 60 | str x15, [x0, #CTX_CPTR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 61 | |
Arunachalam Ganapathy | dca591b | 2020-05-26 11:32:35 +0100 | [diff] [blame] | 62 | #if CTX_INCLUDE_AARCH32_REGS |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 63 | mrs x16, dbgvcr32_el2 |
| 64 | str x16, [x0, #CTX_DBGVCR32_EL2] |
Arunachalam Ganapathy | dca591b | 2020-05-26 11:32:35 +0100 | [diff] [blame] | 65 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 66 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 67 | mrs x9, elr_el2 |
| 68 | mrs x10, esr_el2 |
| 69 | stp x9, x10, [x0, #CTX_ELR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 70 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 71 | mrs x11, far_el2 |
| 72 | mrs x12, hacr_el2 |
| 73 | stp x11, x12, [x0, #CTX_FAR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 74 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 75 | mrs x13, hcr_el2 |
| 76 | mrs x14, hpfar_el2 |
| 77 | stp x13, x14, [x0, #CTX_HCR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 78 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 79 | mrs x15, hstr_el2 |
| 80 | mrs x16, ICC_SRE_EL2 |
| 81 | stp x15, x16, [x0, #CTX_HSTR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 82 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 83 | mrs x9, ICH_HCR_EL2 |
| 84 | mrs x10, ICH_VMCR_EL2 |
| 85 | stp x9, x10, [x0, #CTX_ICH_HCR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 86 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 87 | mrs x11, mair_el2 |
| 88 | mrs x12, mdcr_el2 |
| 89 | stp x11, x12, [x0, #CTX_MAIR_EL2] |
| 90 | |
Arunachalam Ganapathy | 04b7e43 | 2020-10-09 14:51:41 +0100 | [diff] [blame] | 91 | #if ENABLE_SPE_FOR_LOWER_ELS |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 92 | mrs x13, PMSCR_EL2 |
| 93 | str x13, [x0, #CTX_PMSCR_EL2] |
Arunachalam Ganapathy | 04b7e43 | 2020-10-09 14:51:41 +0100 | [diff] [blame] | 94 | #endif |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 95 | mrs x14, sctlr_el2 |
| 96 | str x14, [x0, #CTX_SCTLR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 97 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 98 | mrs x15, spsr_el2 |
| 99 | mrs x16, sp_el2 |
| 100 | stp x15, x16, [x0, #CTX_SPSR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 101 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 102 | mrs x9, tcr_el2 |
| 103 | mrs x10, tpidr_el2 |
| 104 | stp x9, x10, [x0, #CTX_TCR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 105 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 106 | mrs x11, ttbr0_el2 |
| 107 | mrs x12, vbar_el2 |
| 108 | stp x11, x12, [x0, #CTX_TTBR0_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 109 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 110 | mrs x13, vmpidr_el2 |
| 111 | mrs x14, vpidr_el2 |
| 112 | stp x13, x14, [x0, #CTX_VMPIDR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 113 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 114 | mrs x15, vtcr_el2 |
| 115 | mrs x16, vttbr_el2 |
| 116 | stp x15, x16, [x0, #CTX_VTCR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 117 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 118 | #if CTX_INCLUDE_MTE_REGS |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 119 | mrs x9, TFSR_EL2 |
| 120 | str x9, [x0, #CTX_TFSR_EL2] |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 121 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 122 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 123 | #if ENABLE_MPAM_FOR_LOWER_ELS |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 124 | mrs x10, MPAM2_EL2 |
| 125 | str x10, [x0, #CTX_MPAM2_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 126 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 127 | mrs x11, MPAMHCR_EL2 |
| 128 | mrs x12, MPAMVPM0_EL2 |
| 129 | stp x11, x12, [x0, #CTX_MPAMHCR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 130 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 131 | mrs x13, MPAMVPM1_EL2 |
| 132 | mrs x14, MPAMVPM2_EL2 |
| 133 | stp x13, x14, [x0, #CTX_MPAMVPM1_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 134 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 135 | mrs x15, MPAMVPM3_EL2 |
| 136 | mrs x16, MPAMVPM4_EL2 |
| 137 | stp x15, x16, [x0, #CTX_MPAMVPM3_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 138 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 139 | mrs x9, MPAMVPM5_EL2 |
| 140 | mrs x10, MPAMVPM6_EL2 |
| 141 | stp x9, x10, [x0, #CTX_MPAMVPM5_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 142 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 143 | mrs x11, MPAMVPM7_EL2 |
| 144 | mrs x12, MPAMVPMV_EL2 |
| 145 | stp x11, x12, [x0, #CTX_MPAMVPM7_EL2] |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 146 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 147 | |
Jayanth Dodderi Chidanand | 13ae0f4 | 2021-11-25 14:59:30 +0000 | [diff] [blame] | 148 | #if ENABLE_FEAT_FGT |
| 149 | mrs x13, HDFGRTR_EL2 |
| 150 | #if ENABLE_FEAT_AMUv1 |
| 151 | mrs x14, HAFGRTR_EL2 |
| 152 | stp x13, x14, [x0, #CTX_HDFGRTR_EL2] |
| 153 | #else |
| 154 | str x13, [x0, #CTX_HDFGRTR_EL2] |
| 155 | #endif |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 156 | mrs x15, HDFGWTR_EL2 |
| 157 | mrs x16, HFGITR_EL2 |
| 158 | stp x15, x16, [x0, #CTX_HDFGWTR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 159 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 160 | mrs x9, HFGRTR_EL2 |
| 161 | mrs x10, HFGWTR_EL2 |
| 162 | stp x9, x10, [x0, #CTX_HFGRTR_EL2] |
Jayanth Dodderi Chidanand | 13ae0f4 | 2021-11-25 14:59:30 +0000 | [diff] [blame] | 163 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 164 | |
Jayanth Dodderi Chidanand | 13ae0f4 | 2021-11-25 14:59:30 +0000 | [diff] [blame] | 165 | #if ENABLE_FEAT_ECV |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 166 | mrs x11, CNTPOFF_EL2 |
| 167 | str x11, [x0, #CTX_CNTPOFF_EL2] |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 168 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 169 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 170 | #if ARM_ARCH_AT_LEAST(8, 4) |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 171 | mrs x12, contextidr_el2 |
| 172 | str x12, [x0, #CTX_CONTEXTIDR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 173 | |
Arunachalam Ganapathy | dca591b | 2020-05-26 11:32:35 +0100 | [diff] [blame] | 174 | #if CTX_INCLUDE_AARCH32_REGS |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 175 | mrs x13, sder32_el2 |
| 176 | str x13, [x0, #CTX_SDER32_EL2] |
Arunachalam Ganapathy | dca591b | 2020-05-26 11:32:35 +0100 | [diff] [blame] | 177 | #endif |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 178 | mrs x14, ttbr1_el2 |
| 179 | mrs x15, vdisr_el2 |
| 180 | stp x14, x15, [x0, #CTX_TTBR1_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 181 | |
Arunachalam Ganapathy | dd3ec7e | 2020-05-28 11:57:09 +0100 | [diff] [blame] | 182 | #if CTX_INCLUDE_NEVE_REGS |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 183 | mrs x16, vncr_el2 |
| 184 | str x16, [x0, #CTX_VNCR_EL2] |
Arunachalam Ganapathy | dd3ec7e | 2020-05-28 11:57:09 +0100 | [diff] [blame] | 185 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 186 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 187 | mrs x9, vsesr_el2 |
| 188 | mrs x10, vstcr_el2 |
| 189 | stp x9, x10, [x0, #CTX_VSESR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 190 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 191 | mrs x11, vsttbr_el2 |
| 192 | mrs x12, TRFCR_EL2 |
| 193 | stp x11, x12, [x0, #CTX_VSTTBR_EL2] |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 194 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 195 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 196 | #if ARM_ARCH_AT_LEAST(8, 5) |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 197 | mrs x13, scxtnum_el2 |
| 198 | str x13, [x0, #CTX_SCXTNUM_EL2] |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 199 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 200 | |
johpow01 | f91e59f | 2021-08-04 19:38:18 -0500 | [diff] [blame] | 201 | #if ENABLE_FEAT_HCX |
| 202 | mrs x14, hcrx_el2 |
| 203 | str x14, [x0, #CTX_HCRX_EL2] |
| 204 | #endif |
| 205 | |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 206 | ret |
| 207 | endfunc el2_sysregs_context_save |
| 208 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 209 | |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 210 | /* ----------------------------------------------------- |
| 211 | * The following function strictly follows the AArch64 |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 212 | * PCS to use x9-x16 (temporary caller-saved registers) |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 213 | * to restore EL2 system register context. It assumes |
| 214 | * that 'x0' is pointing to a 'el2_sys_regs' structure |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 215 | * from where the register context will be restored |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 216 | |
| 217 | * The following registers are not restored |
| 218 | * AMEVCNTVOFF0<n>_EL2 |
| 219 | * AMEVCNTVOFF1<n>_EL2 |
| 220 | * ICH_AP0R<n>_EL2 |
| 221 | * ICH_AP1R<n>_EL2 |
| 222 | * ICH_LR<n>_EL2 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 223 | * ----------------------------------------------------- |
| 224 | */ |
| 225 | func el2_sysregs_context_restore |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 226 | ldp x9, x10, [x0, #CTX_ACTLR_EL2] |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 227 | msr actlr_el2, x9 |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 228 | msr afsr0_el2, x10 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 229 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 230 | ldp x11, x12, [x0, #CTX_AFSR1_EL2] |
| 231 | msr afsr1_el2, x11 |
| 232 | msr amair_el2, x12 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 233 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 234 | ldp x13, x14, [x0, #CTX_CNTHCTL_EL2] |
| 235 | msr cnthctl_el2, x13 |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 236 | msr cntvoff_el2, x14 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 237 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 238 | ldr x15, [x0, #CTX_CPTR_EL2] |
| 239 | msr cptr_el2, x15 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 240 | |
Arunachalam Ganapathy | dca591b | 2020-05-26 11:32:35 +0100 | [diff] [blame] | 241 | #if CTX_INCLUDE_AARCH32_REGS |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 242 | ldr x16, [x0, #CTX_DBGVCR32_EL2] |
| 243 | msr dbgvcr32_el2, x16 |
Arunachalam Ganapathy | dca591b | 2020-05-26 11:32:35 +0100 | [diff] [blame] | 244 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 245 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 246 | ldp x9, x10, [x0, #CTX_ELR_EL2] |
| 247 | msr elr_el2, x9 |
| 248 | msr esr_el2, x10 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 249 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 250 | ldp x11, x12, [x0, #CTX_FAR_EL2] |
| 251 | msr far_el2, x11 |
| 252 | msr hacr_el2, x12 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 253 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 254 | ldp x13, x14, [x0, #CTX_HCR_EL2] |
| 255 | msr hcr_el2, x13 |
| 256 | msr hpfar_el2, x14 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 257 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 258 | ldp x15, x16, [x0, #CTX_HSTR_EL2] |
| 259 | msr hstr_el2, x15 |
| 260 | msr ICC_SRE_EL2, x16 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 261 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 262 | ldp x9, x10, [x0, #CTX_ICH_HCR_EL2] |
| 263 | msr ICH_HCR_EL2, x9 |
| 264 | msr ICH_VMCR_EL2, x10 |
| 265 | |
| 266 | ldp x11, x12, [x0, #CTX_MAIR_EL2] |
| 267 | msr mair_el2, x11 |
| 268 | msr mdcr_el2, x12 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 269 | |
Arunachalam Ganapathy | 04b7e43 | 2020-10-09 14:51:41 +0100 | [diff] [blame] | 270 | #if ENABLE_SPE_FOR_LOWER_ELS |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 271 | ldr x13, [x0, #CTX_PMSCR_EL2] |
| 272 | msr PMSCR_EL2, x13 |
Arunachalam Ganapathy | 04b7e43 | 2020-10-09 14:51:41 +0100 | [diff] [blame] | 273 | #endif |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 274 | ldr x14, [x0, #CTX_SCTLR_EL2] |
| 275 | msr sctlr_el2, x14 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 276 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 277 | ldp x15, x16, [x0, #CTX_SPSR_EL2] |
| 278 | msr spsr_el2, x15 |
| 279 | msr sp_el2, x16 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 280 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 281 | ldp x9, x10, [x0, #CTX_TCR_EL2] |
| 282 | msr tcr_el2, x9 |
| 283 | msr tpidr_el2, x10 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 284 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 285 | ldp x11, x12, [x0, #CTX_TTBR0_EL2] |
| 286 | msr ttbr0_el2, x11 |
| 287 | msr vbar_el2, x12 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 288 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 289 | ldp x13, x14, [x0, #CTX_VMPIDR_EL2] |
| 290 | msr vmpidr_el2, x13 |
| 291 | msr vpidr_el2, x14 |
Manish V Badarkhe | d73c1ba | 2020-07-28 07:12:56 +0100 | [diff] [blame] | 292 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 293 | ldp x15, x16, [x0, #CTX_VTCR_EL2] |
| 294 | msr vtcr_el2, x15 |
| 295 | msr vttbr_el2, x16 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 296 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 297 | #if CTX_INCLUDE_MTE_REGS |
Manish V Badarkhe | d73c1ba | 2020-07-28 07:12:56 +0100 | [diff] [blame] | 298 | ldr x9, [x0, #CTX_TFSR_EL2] |
| 299 | msr TFSR_EL2, x9 |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 300 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 301 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 302 | #if ENABLE_MPAM_FOR_LOWER_ELS |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 303 | ldr x10, [x0, #CTX_MPAM2_EL2] |
Manish V Badarkhe | d73c1ba | 2020-07-28 07:12:56 +0100 | [diff] [blame] | 304 | msr MPAM2_EL2, x10 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 305 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 306 | ldp x11, x12, [x0, #CTX_MPAMHCR_EL2] |
| 307 | msr MPAMHCR_EL2, x11 |
Manish V Badarkhe | d73c1ba | 2020-07-28 07:12:56 +0100 | [diff] [blame] | 308 | msr MPAMVPM0_EL2, x12 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 309 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 310 | ldp x13, x14, [x0, #CTX_MPAMVPM1_EL2] |
| 311 | msr MPAMVPM1_EL2, x13 |
Manish V Badarkhe | d73c1ba | 2020-07-28 07:12:56 +0100 | [diff] [blame] | 312 | msr MPAMVPM2_EL2, x14 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 313 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 314 | ldp x15, x16, [x0, #CTX_MPAMVPM3_EL2] |
| 315 | msr MPAMVPM3_EL2, x15 |
Manish V Badarkhe | d73c1ba | 2020-07-28 07:12:56 +0100 | [diff] [blame] | 316 | msr MPAMVPM4_EL2, x16 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 317 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 318 | ldp x9, x10, [x0, #CTX_MPAMVPM5_EL2] |
| 319 | msr MPAMVPM5_EL2, x9 |
| 320 | msr MPAMVPM6_EL2, x10 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 321 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 322 | ldp x11, x12, [x0, #CTX_MPAMVPM7_EL2] |
| 323 | msr MPAMVPM7_EL2, x11 |
| 324 | msr MPAMVPMV_EL2, x12 |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 325 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 326 | |
Jayanth Dodderi Chidanand | 13ae0f4 | 2021-11-25 14:59:30 +0000 | [diff] [blame] | 327 | #if ENABLE_FEAT_FGT |
| 328 | #if ENABLE_FEAT_AMUv1 |
| 329 | ldp x13, x14, [x0, #CTX_HDFGRTR_EL2] |
| 330 | msr HAFGRTR_EL2, x14 |
| 331 | #else |
| 332 | ldr x13, [x0, #CTX_HDFGRTR_EL2] |
| 333 | #endif |
| 334 | msr HDFGRTR_EL2, x13 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 335 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 336 | ldp x15, x16, [x0, #CTX_HDFGWTR_EL2] |
| 337 | msr HDFGWTR_EL2, x15 |
| 338 | msr HFGITR_EL2, x16 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 339 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 340 | ldp x9, x10, [x0, #CTX_HFGRTR_EL2] |
| 341 | msr HFGRTR_EL2, x9 |
| 342 | msr HFGWTR_EL2, x10 |
Jayanth Dodderi Chidanand | 13ae0f4 | 2021-11-25 14:59:30 +0000 | [diff] [blame] | 343 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 344 | |
Jayanth Dodderi Chidanand | 13ae0f4 | 2021-11-25 14:59:30 +0000 | [diff] [blame] | 345 | #if ENABLE_FEAT_ECV |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 346 | ldr x11, [x0, #CTX_CNTPOFF_EL2] |
| 347 | msr CNTPOFF_EL2, x11 |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 348 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 349 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 350 | #if ARM_ARCH_AT_LEAST(8, 4) |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 351 | ldr x12, [x0, #CTX_CONTEXTIDR_EL2] |
| 352 | msr contextidr_el2, x12 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 353 | |
Arunachalam Ganapathy | dca591b | 2020-05-26 11:32:35 +0100 | [diff] [blame] | 354 | #if CTX_INCLUDE_AARCH32_REGS |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 355 | ldr x13, [x0, #CTX_SDER32_EL2] |
| 356 | msr sder32_el2, x13 |
Arunachalam Ganapathy | dca591b | 2020-05-26 11:32:35 +0100 | [diff] [blame] | 357 | #endif |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 358 | ldp x14, x15, [x0, #CTX_TTBR1_EL2] |
| 359 | msr ttbr1_el2, x14 |
| 360 | msr vdisr_el2, x15 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 361 | |
Arunachalam Ganapathy | dd3ec7e | 2020-05-28 11:57:09 +0100 | [diff] [blame] | 362 | #if CTX_INCLUDE_NEVE_REGS |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 363 | ldr x16, [x0, #CTX_VNCR_EL2] |
| 364 | msr vncr_el2, x16 |
Arunachalam Ganapathy | dd3ec7e | 2020-05-28 11:57:09 +0100 | [diff] [blame] | 365 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 366 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 367 | ldp x9, x10, [x0, #CTX_VSESR_EL2] |
| 368 | msr vsesr_el2, x9 |
| 369 | msr vstcr_el2, x10 |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 370 | |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 371 | ldp x11, x12, [x0, #CTX_VSTTBR_EL2] |
| 372 | msr vsttbr_el2, x11 |
| 373 | msr TRFCR_EL2, x12 |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 374 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 375 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 376 | #if ARM_ARCH_AT_LEAST(8, 5) |
Max Shvetsov | cf784f7 | 2021-03-31 19:00:38 +0100 | [diff] [blame] | 377 | ldr x13, [x0, #CTX_SCXTNUM_EL2] |
| 378 | msr scxtnum_el2, x13 |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 379 | #endif |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 380 | |
johpow01 | f91e59f | 2021-08-04 19:38:18 -0500 | [diff] [blame] | 381 | #if ENABLE_FEAT_HCX |
| 382 | ldr x14, [x0, #CTX_HCRX_EL2] |
| 383 | msr hcrx_el2, x14 |
| 384 | #endif |
| 385 | |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 386 | ret |
| 387 | endfunc el2_sysregs_context_restore |
| 388 | |
| 389 | #endif /* CTX_INCLUDE_EL2_REGS */ |
| 390 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 391 | /* ------------------------------------------------------------------ |
| 392 | * The following function strictly follows the AArch64 PCS to use |
| 393 | * x9-x17 (temporary caller-saved registers) to save EL1 system |
| 394 | * register context. It assumes that 'x0' is pointing to a |
| 395 | * 'el1_sys_regs' structure where the register context will be saved. |
| 396 | * ------------------------------------------------------------------ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 397 | */ |
Andrew Thoelke | 38bde41 | 2014-03-18 13:46:55 +0000 | [diff] [blame] | 398 | func el1_sysregs_context_save |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 399 | |
| 400 | mrs x9, spsr_el1 |
| 401 | mrs x10, elr_el1 |
| 402 | stp x9, x10, [x0, #CTX_SPSR_EL1] |
| 403 | |
Manish V Badarkhe | e07e808 | 2020-07-23 12:43:25 +0100 | [diff] [blame] | 404 | #if !ERRATA_SPECULATIVE_AT |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 405 | mrs x15, sctlr_el1 |
Manish V Badarkhe | 2b0ee97 | 2020-07-28 07:22:30 +0100 | [diff] [blame] | 406 | mrs x16, tcr_el1 |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 407 | stp x15, x16, [x0, #CTX_SCTLR_EL1] |
Manish V Badarkhe | e07e808 | 2020-07-23 12:43:25 +0100 | [diff] [blame] | 408 | #endif |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 409 | |
| 410 | mrs x17, cpacr_el1 |
| 411 | mrs x9, csselr_el1 |
| 412 | stp x17, x9, [x0, #CTX_CPACR_EL1] |
| 413 | |
| 414 | mrs x10, sp_el1 |
| 415 | mrs x11, esr_el1 |
| 416 | stp x10, x11, [x0, #CTX_SP_EL1] |
| 417 | |
| 418 | mrs x12, ttbr0_el1 |
| 419 | mrs x13, ttbr1_el1 |
| 420 | stp x12, x13, [x0, #CTX_TTBR0_EL1] |
| 421 | |
| 422 | mrs x14, mair_el1 |
| 423 | mrs x15, amair_el1 |
| 424 | stp x14, x15, [x0, #CTX_MAIR_EL1] |
| 425 | |
Manish V Badarkhe | 2b0ee97 | 2020-07-28 07:22:30 +0100 | [diff] [blame] | 426 | mrs x16, actlr_el1 |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 427 | mrs x17, tpidr_el1 |
Manish V Badarkhe | 2b0ee97 | 2020-07-28 07:22:30 +0100 | [diff] [blame] | 428 | stp x16, x17, [x0, #CTX_ACTLR_EL1] |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 429 | |
| 430 | mrs x9, tpidr_el0 |
| 431 | mrs x10, tpidrro_el0 |
| 432 | stp x9, x10, [x0, #CTX_TPIDR_EL0] |
| 433 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 434 | mrs x13, par_el1 |
| 435 | mrs x14, far_el1 |
| 436 | stp x13, x14, [x0, #CTX_PAR_EL1] |
| 437 | |
| 438 | mrs x15, afsr0_el1 |
| 439 | mrs x16, afsr1_el1 |
| 440 | stp x15, x16, [x0, #CTX_AFSR0_EL1] |
| 441 | |
| 442 | mrs x17, contextidr_el1 |
| 443 | mrs x9, vbar_el1 |
| 444 | stp x17, x9, [x0, #CTX_CONTEXTIDR_EL1] |
| 445 | |
Soby Mathew | d75d2ba | 2016-05-17 14:01:32 +0100 | [diff] [blame] | 446 | /* Save AArch32 system registers if the build has instructed so */ |
| 447 | #if CTX_INCLUDE_AARCH32_REGS |
| 448 | mrs x11, spsr_abt |
| 449 | mrs x12, spsr_und |
| 450 | stp x11, x12, [x0, #CTX_SPSR_ABT] |
| 451 | |
| 452 | mrs x13, spsr_irq |
| 453 | mrs x14, spsr_fiq |
| 454 | stp x13, x14, [x0, #CTX_SPSR_IRQ] |
| 455 | |
| 456 | mrs x15, dacr32_el2 |
| 457 | mrs x16, ifsr32_el2 |
| 458 | stp x15, x16, [x0, #CTX_DACR32_EL2] |
Soby Mathew | d75d2ba | 2016-05-17 14:01:32 +0100 | [diff] [blame] | 459 | #endif |
| 460 | |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 461 | /* Save NS timer registers if the build has instructed so */ |
| 462 | #if NS_TIMER_SWITCH |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 463 | mrs x10, cntp_ctl_el0 |
| 464 | mrs x11, cntp_cval_el0 |
| 465 | stp x10, x11, [x0, #CTX_CNTP_CTL_EL0] |
| 466 | |
| 467 | mrs x12, cntv_ctl_el0 |
| 468 | mrs x13, cntv_cval_el0 |
| 469 | stp x12, x13, [x0, #CTX_CNTV_CTL_EL0] |
| 470 | |
| 471 | mrs x14, cntkctl_el1 |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 472 | str x14, [x0, #CTX_CNTKCTL_EL1] |
| 473 | #endif |
| 474 | |
Justin Chadwell | 1c7c13a | 2019-07-18 14:25:33 +0100 | [diff] [blame] | 475 | /* Save MTE system registers if the build has instructed so */ |
| 476 | #if CTX_INCLUDE_MTE_REGS |
| 477 | mrs x15, TFSRE0_EL1 |
| 478 | mrs x16, TFSR_EL1 |
| 479 | stp x15, x16, [x0, #CTX_TFSRE0_EL1] |
| 480 | |
| 481 | mrs x9, RGSR_EL1 |
| 482 | mrs x10, GCR_EL1 |
| 483 | stp x9, x10, [x0, #CTX_RGSR_EL1] |
| 484 | #endif |
| 485 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 486 | ret |
Kévin Petit | a877c25 | 2015-03-24 14:03:57 +0000 | [diff] [blame] | 487 | endfunc el1_sysregs_context_save |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 488 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 489 | /* ------------------------------------------------------------------ |
| 490 | * The following function strictly follows the AArch64 PCS to use |
| 491 | * x9-x17 (temporary caller-saved registers) to restore EL1 system |
| 492 | * register context. It assumes that 'x0' is pointing to a |
| 493 | * 'el1_sys_regs' structure from where the register context will be |
| 494 | * restored |
| 495 | * ------------------------------------------------------------------ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 496 | */ |
Andrew Thoelke | 38bde41 | 2014-03-18 13:46:55 +0000 | [diff] [blame] | 497 | func el1_sysregs_context_restore |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 498 | |
| 499 | ldp x9, x10, [x0, #CTX_SPSR_EL1] |
| 500 | msr spsr_el1, x9 |
| 501 | msr elr_el1, x10 |
| 502 | |
Manish V Badarkhe | e07e808 | 2020-07-23 12:43:25 +0100 | [diff] [blame] | 503 | #if !ERRATA_SPECULATIVE_AT |
Manish V Badarkhe | d73c1ba | 2020-07-28 07:12:56 +0100 | [diff] [blame] | 504 | ldp x15, x16, [x0, #CTX_SCTLR_EL1] |
| 505 | msr sctlr_el1, x15 |
Manish V Badarkhe | 2b0ee97 | 2020-07-28 07:22:30 +0100 | [diff] [blame] | 506 | msr tcr_el1, x16 |
Manish V Badarkhe | e07e808 | 2020-07-23 12:43:25 +0100 | [diff] [blame] | 507 | #endif |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 508 | |
| 509 | ldp x17, x9, [x0, #CTX_CPACR_EL1] |
| 510 | msr cpacr_el1, x17 |
| 511 | msr csselr_el1, x9 |
| 512 | |
| 513 | ldp x10, x11, [x0, #CTX_SP_EL1] |
| 514 | msr sp_el1, x10 |
| 515 | msr esr_el1, x11 |
| 516 | |
| 517 | ldp x12, x13, [x0, #CTX_TTBR0_EL1] |
| 518 | msr ttbr0_el1, x12 |
| 519 | msr ttbr1_el1, x13 |
| 520 | |
| 521 | ldp x14, x15, [x0, #CTX_MAIR_EL1] |
| 522 | msr mair_el1, x14 |
| 523 | msr amair_el1, x15 |
| 524 | |
Manish V Badarkhe | 2b0ee97 | 2020-07-28 07:22:30 +0100 | [diff] [blame] | 525 | ldp x16, x17, [x0, #CTX_ACTLR_EL1] |
| 526 | msr actlr_el1, x16 |
Manish V Badarkhe | d73c1ba | 2020-07-28 07:12:56 +0100 | [diff] [blame] | 527 | msr tpidr_el1, x17 |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 528 | |
| 529 | ldp x9, x10, [x0, #CTX_TPIDR_EL0] |
| 530 | msr tpidr_el0, x9 |
| 531 | msr tpidrro_el0, x10 |
| 532 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 533 | ldp x13, x14, [x0, #CTX_PAR_EL1] |
| 534 | msr par_el1, x13 |
| 535 | msr far_el1, x14 |
| 536 | |
| 537 | ldp x15, x16, [x0, #CTX_AFSR0_EL1] |
| 538 | msr afsr0_el1, x15 |
| 539 | msr afsr1_el1, x16 |
| 540 | |
| 541 | ldp x17, x9, [x0, #CTX_CONTEXTIDR_EL1] |
| 542 | msr contextidr_el1, x17 |
| 543 | msr vbar_el1, x9 |
| 544 | |
Soby Mathew | d75d2ba | 2016-05-17 14:01:32 +0100 | [diff] [blame] | 545 | /* Restore AArch32 system registers if the build has instructed so */ |
| 546 | #if CTX_INCLUDE_AARCH32_REGS |
| 547 | ldp x11, x12, [x0, #CTX_SPSR_ABT] |
| 548 | msr spsr_abt, x11 |
| 549 | msr spsr_und, x12 |
| 550 | |
| 551 | ldp x13, x14, [x0, #CTX_SPSR_IRQ] |
| 552 | msr spsr_irq, x13 |
| 553 | msr spsr_fiq, x14 |
| 554 | |
| 555 | ldp x15, x16, [x0, #CTX_DACR32_EL2] |
| 556 | msr dacr32_el2, x15 |
| 557 | msr ifsr32_el2, x16 |
Soby Mathew | d75d2ba | 2016-05-17 14:01:32 +0100 | [diff] [blame] | 558 | #endif |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 559 | /* Restore NS timer registers if the build has instructed so */ |
| 560 | #if NS_TIMER_SWITCH |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 561 | ldp x10, x11, [x0, #CTX_CNTP_CTL_EL0] |
| 562 | msr cntp_ctl_el0, x10 |
| 563 | msr cntp_cval_el0, x11 |
| 564 | |
| 565 | ldp x12, x13, [x0, #CTX_CNTV_CTL_EL0] |
| 566 | msr cntv_ctl_el0, x12 |
| 567 | msr cntv_cval_el0, x13 |
| 568 | |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 569 | ldr x14, [x0, #CTX_CNTKCTL_EL1] |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 570 | msr cntkctl_el1, x14 |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 571 | #endif |
Justin Chadwell | 1c7c13a | 2019-07-18 14:25:33 +0100 | [diff] [blame] | 572 | /* Restore MTE system registers if the build has instructed so */ |
| 573 | #if CTX_INCLUDE_MTE_REGS |
| 574 | ldp x11, x12, [x0, #CTX_TFSRE0_EL1] |
| 575 | msr TFSRE0_EL1, x11 |
| 576 | msr TFSR_EL1, x12 |
| 577 | |
| 578 | ldp x13, x14, [x0, #CTX_RGSR_EL1] |
| 579 | msr RGSR_EL1, x13 |
| 580 | msr GCR_EL1, x14 |
| 581 | #endif |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 582 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 583 | /* No explict ISB required here as ERET covers it */ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 584 | ret |
Kévin Petit | a877c25 | 2015-03-24 14:03:57 +0000 | [diff] [blame] | 585 | endfunc el1_sysregs_context_restore |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 586 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 587 | /* ------------------------------------------------------------------ |
| 588 | * The following function follows the aapcs_64 strictly to use |
| 589 | * x9-x17 (temporary caller-saved registers according to AArch64 PCS) |
| 590 | * to save floating point register context. It assumes that 'x0' is |
| 591 | * pointing to a 'fp_regs' structure where the register context will |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 592 | * be saved. |
| 593 | * |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 594 | * Access to VFP registers will trap if CPTR_EL3.TFP is set. |
| 595 | * However currently we don't use VFP registers nor set traps in |
| 596 | * Trusted Firmware, and assume it's cleared. |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 597 | * |
| 598 | * TODO: Revisit when VFP is used in secure world |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 599 | * ------------------------------------------------------------------ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 600 | */ |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 601 | #if CTX_INCLUDE_FPREGS |
Andrew Thoelke | 38bde41 | 2014-03-18 13:46:55 +0000 | [diff] [blame] | 602 | func fpregs_context_save |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 603 | stp q0, q1, [x0, #CTX_FP_Q0] |
| 604 | stp q2, q3, [x0, #CTX_FP_Q2] |
| 605 | stp q4, q5, [x0, #CTX_FP_Q4] |
| 606 | stp q6, q7, [x0, #CTX_FP_Q6] |
| 607 | stp q8, q9, [x0, #CTX_FP_Q8] |
| 608 | stp q10, q11, [x0, #CTX_FP_Q10] |
| 609 | stp q12, q13, [x0, #CTX_FP_Q12] |
| 610 | stp q14, q15, [x0, #CTX_FP_Q14] |
| 611 | stp q16, q17, [x0, #CTX_FP_Q16] |
| 612 | stp q18, q19, [x0, #CTX_FP_Q18] |
| 613 | stp q20, q21, [x0, #CTX_FP_Q20] |
| 614 | stp q22, q23, [x0, #CTX_FP_Q22] |
| 615 | stp q24, q25, [x0, #CTX_FP_Q24] |
| 616 | stp q26, q27, [x0, #CTX_FP_Q26] |
| 617 | stp q28, q29, [x0, #CTX_FP_Q28] |
| 618 | stp q30, q31, [x0, #CTX_FP_Q30] |
| 619 | |
| 620 | mrs x9, fpsr |
| 621 | str x9, [x0, #CTX_FP_FPSR] |
| 622 | |
| 623 | mrs x10, fpcr |
| 624 | str x10, [x0, #CTX_FP_FPCR] |
| 625 | |
David Cunado | d1a1fd4 | 2017-10-20 11:30:57 +0100 | [diff] [blame] | 626 | #if CTX_INCLUDE_AARCH32_REGS |
| 627 | mrs x11, fpexc32_el2 |
| 628 | str x11, [x0, #CTX_FP_FPEXC32_EL2] |
| 629 | #endif |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 630 | ret |
Kévin Petit | a877c25 | 2015-03-24 14:03:57 +0000 | [diff] [blame] | 631 | endfunc fpregs_context_save |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 632 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 633 | /* ------------------------------------------------------------------ |
| 634 | * The following function follows the aapcs_64 strictly to use x9-x17 |
| 635 | * (temporary caller-saved registers according to AArch64 PCS) to |
| 636 | * restore floating point register context. It assumes that 'x0' is |
| 637 | * pointing to a 'fp_regs' structure from where the register context |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 638 | * will be restored. |
| 639 | * |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 640 | * Access to VFP registers will trap if CPTR_EL3.TFP is set. |
| 641 | * However currently we don't use VFP registers nor set traps in |
| 642 | * Trusted Firmware, and assume it's cleared. |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 643 | * |
| 644 | * TODO: Revisit when VFP is used in secure world |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 645 | * ------------------------------------------------------------------ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 646 | */ |
Andrew Thoelke | 38bde41 | 2014-03-18 13:46:55 +0000 | [diff] [blame] | 647 | func fpregs_context_restore |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 648 | ldp q0, q1, [x0, #CTX_FP_Q0] |
| 649 | ldp q2, q3, [x0, #CTX_FP_Q2] |
| 650 | ldp q4, q5, [x0, #CTX_FP_Q4] |
| 651 | ldp q6, q7, [x0, #CTX_FP_Q6] |
| 652 | ldp q8, q9, [x0, #CTX_FP_Q8] |
| 653 | ldp q10, q11, [x0, #CTX_FP_Q10] |
| 654 | ldp q12, q13, [x0, #CTX_FP_Q12] |
| 655 | ldp q14, q15, [x0, #CTX_FP_Q14] |
| 656 | ldp q16, q17, [x0, #CTX_FP_Q16] |
| 657 | ldp q18, q19, [x0, #CTX_FP_Q18] |
| 658 | ldp q20, q21, [x0, #CTX_FP_Q20] |
| 659 | ldp q22, q23, [x0, #CTX_FP_Q22] |
| 660 | ldp q24, q25, [x0, #CTX_FP_Q24] |
| 661 | ldp q26, q27, [x0, #CTX_FP_Q26] |
| 662 | ldp q28, q29, [x0, #CTX_FP_Q28] |
| 663 | ldp q30, q31, [x0, #CTX_FP_Q30] |
| 664 | |
| 665 | ldr x9, [x0, #CTX_FP_FPSR] |
| 666 | msr fpsr, x9 |
| 667 | |
Soby Mathew | e77e116 | 2015-12-03 09:42:50 +0000 | [diff] [blame] | 668 | ldr x10, [x0, #CTX_FP_FPCR] |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 669 | msr fpcr, x10 |
| 670 | |
David Cunado | d1a1fd4 | 2017-10-20 11:30:57 +0100 | [diff] [blame] | 671 | #if CTX_INCLUDE_AARCH32_REGS |
| 672 | ldr x11, [x0, #CTX_FP_FPEXC32_EL2] |
| 673 | msr fpexc32_el2, x11 |
| 674 | #endif |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 675 | /* |
| 676 | * No explict ISB required here as ERET to |
Sandrine Bailleux | f4119ec | 2015-12-17 13:58:58 +0000 | [diff] [blame] | 677 | * switch to secure EL1 or non-secure world |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 678 | * covers it |
| 679 | */ |
| 680 | |
| 681 | ret |
Kévin Petit | a877c25 | 2015-03-24 14:03:57 +0000 | [diff] [blame] | 682 | endfunc fpregs_context_restore |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 683 | #endif /* CTX_INCLUDE_FPREGS */ |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 684 | |
Daniel Boulby | 928747f | 2021-05-25 18:09:34 +0100 | [diff] [blame] | 685 | /* |
| 686 | * Set the PSTATE bits not set when the exception was taken as |
| 687 | * described in the AArch64.TakeException() pseudocode function |
| 688 | * in ARM DDI 0487F.c page J1-7635 to a default value. |
| 689 | */ |
| 690 | .macro set_unset_pstate_bits |
| 691 | /* |
| 692 | * If Data Independent Timing (DIT) functionality is implemented, |
| 693 | * always enable DIT in EL3 |
| 694 | */ |
| 695 | #if ENABLE_FEAT_DIT |
| 696 | mov x8, #DIT_BIT |
| 697 | msr DIT, x8 |
| 698 | #endif /* ENABLE_FEAT_DIT */ |
| 699 | .endm /* set_unset_pstate_bits */ |
| 700 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 701 | /* ------------------------------------------------------------------ |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 702 | * The following macro is used to save and restore all the general |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 703 | * purpose and ARMv8.3-PAuth (if enabled) registers. |
| 704 | * It also checks if Secure Cycle Counter is not disabled in MDCR_EL3 |
| 705 | * when ARMv8.5-PMU is implemented, and if called from Non-secure |
| 706 | * state saves PMCR_EL0 and disables Cycle Counter. |
| 707 | * |
| 708 | * Ideally we would only save and restore the callee saved registers |
| 709 | * when a world switch occurs but that type of implementation is more |
| 710 | * complex. So currently we will always save and restore these |
| 711 | * registers on entry and exit of EL3. |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 712 | * clobbers: x18 |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 713 | * ------------------------------------------------------------------ |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 714 | */ |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 715 | .macro save_gp_pmcr_pauth_regs |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 716 | stp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] |
| 717 | stp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] |
| 718 | stp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] |
| 719 | stp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6] |
| 720 | stp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8] |
| 721 | stp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10] |
| 722 | stp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12] |
| 723 | stp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14] |
| 724 | stp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16] |
| 725 | stp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18] |
| 726 | stp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20] |
| 727 | stp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22] |
| 728 | stp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24] |
| 729 | stp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26] |
| 730 | stp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28] |
| 731 | mrs x18, sp_el0 |
| 732 | str x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0] |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 733 | |
| 734 | /* ---------------------------------------------------------- |
Alexei Fedorov | 307f34b | 2021-05-14 11:21:56 +0100 | [diff] [blame] | 735 | * Check if earlier initialization MDCR_EL3.SCCD/MCCD to 1 |
| 736 | * failed, meaning that FEAT_PMUv3p5/7 is not implemented and |
| 737 | * PMCR_EL0 should be saved in non-secure context. |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 738 | * ---------------------------------------------------------- |
| 739 | */ |
Alexei Fedorov | 307f34b | 2021-05-14 11:21:56 +0100 | [diff] [blame] | 740 | mov_imm x10, (MDCR_SCCD_BIT | MDCR_MCCD_BIT) |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 741 | mrs x9, mdcr_el3 |
Alexei Fedorov | 307f34b | 2021-05-14 11:21:56 +0100 | [diff] [blame] | 742 | tst x9, x10 |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 743 | bne 1f |
| 744 | |
| 745 | /* Secure Cycle Counter is not disabled */ |
| 746 | mrs x9, pmcr_el0 |
| 747 | |
| 748 | /* Check caller's security state */ |
| 749 | mrs x10, scr_el3 |
| 750 | tst x10, #SCR_NS_BIT |
| 751 | beq 2f |
| 752 | |
| 753 | /* Save PMCR_EL0 if called from Non-secure state */ |
| 754 | str x9, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0] |
| 755 | |
| 756 | /* Disable cycle counter when event counting is prohibited */ |
| 757 | 2: orr x9, x9, #PMCR_EL0_DP_BIT |
| 758 | msr pmcr_el0, x9 |
| 759 | isb |
| 760 | 1: |
| 761 | #if CTX_INCLUDE_PAUTH_REGS |
| 762 | /* ---------------------------------------------------------- |
| 763 | * Save the ARMv8.3-PAuth keys as they are not banked |
| 764 | * by exception level |
| 765 | * ---------------------------------------------------------- |
| 766 | */ |
| 767 | add x19, sp, #CTX_PAUTH_REGS_OFFSET |
| 768 | |
| 769 | mrs x20, APIAKeyLo_EL1 /* x21:x20 = APIAKey */ |
| 770 | mrs x21, APIAKeyHi_EL1 |
| 771 | mrs x22, APIBKeyLo_EL1 /* x23:x22 = APIBKey */ |
| 772 | mrs x23, APIBKeyHi_EL1 |
| 773 | mrs x24, APDAKeyLo_EL1 /* x25:x24 = APDAKey */ |
| 774 | mrs x25, APDAKeyHi_EL1 |
| 775 | mrs x26, APDBKeyLo_EL1 /* x27:x26 = APDBKey */ |
| 776 | mrs x27, APDBKeyHi_EL1 |
| 777 | mrs x28, APGAKeyLo_EL1 /* x29:x28 = APGAKey */ |
| 778 | mrs x29, APGAKeyHi_EL1 |
| 779 | |
| 780 | stp x20, x21, [x19, #CTX_PACIAKEY_LO] |
| 781 | stp x22, x23, [x19, #CTX_PACIBKEY_LO] |
| 782 | stp x24, x25, [x19, #CTX_PACDAKEY_LO] |
| 783 | stp x26, x27, [x19, #CTX_PACDBKEY_LO] |
| 784 | stp x28, x29, [x19, #CTX_PACGAKEY_LO] |
| 785 | #endif /* CTX_INCLUDE_PAUTH_REGS */ |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 786 | .endm /* save_gp_pmcr_pauth_regs */ |
| 787 | |
| 788 | /* ----------------------------------------------------------------- |
Daniel Boulby | 928747f | 2021-05-25 18:09:34 +0100 | [diff] [blame] | 789 | * This function saves the context and sets the PSTATE to a known |
| 790 | * state, preparing entry to el3. |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 791 | * Save all the general purpose and ARMv8.3-PAuth (if enabled) |
| 792 | * registers. |
Daniel Boulby | 928747f | 2021-05-25 18:09:34 +0100 | [diff] [blame] | 793 | * Then set any of the PSTATE bits that are not set by hardware |
| 794 | * according to the Aarch64.TakeException pseudocode in the Arm |
| 795 | * Architecture Reference Manual to a default value for EL3. |
| 796 | * clobbers: x17 |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 797 | * ----------------------------------------------------------------- |
| 798 | */ |
| 799 | func prepare_el3_entry |
| 800 | save_gp_pmcr_pauth_regs |
Daniel Boulby | 928747f | 2021-05-25 18:09:34 +0100 | [diff] [blame] | 801 | /* |
| 802 | * Set the PSTATE bits not described in the Aarch64.TakeException |
| 803 | * pseudocode to their default values. |
| 804 | */ |
| 805 | set_unset_pstate_bits |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 806 | ret |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 807 | endfunc prepare_el3_entry |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 808 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 809 | /* ------------------------------------------------------------------ |
| 810 | * This function restores ARMv8.3-PAuth (if enabled) and all general |
| 811 | * purpose registers except x30 from the CPU context. |
| 812 | * x30 register must be explicitly restored by the caller. |
| 813 | * ------------------------------------------------------------------ |
Jeenu Viswambharan | 23d05a8 | 2017-11-29 16:59:34 +0000 | [diff] [blame] | 814 | */ |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 815 | func restore_gp_pmcr_pauth_regs |
| 816 | #if CTX_INCLUDE_PAUTH_REGS |
| 817 | /* Restore the ARMv8.3 PAuth keys */ |
| 818 | add x10, sp, #CTX_PAUTH_REGS_OFFSET |
| 819 | |
| 820 | ldp x0, x1, [x10, #CTX_PACIAKEY_LO] /* x1:x0 = APIAKey */ |
| 821 | ldp x2, x3, [x10, #CTX_PACIBKEY_LO] /* x3:x2 = APIBKey */ |
| 822 | ldp x4, x5, [x10, #CTX_PACDAKEY_LO] /* x5:x4 = APDAKey */ |
| 823 | ldp x6, x7, [x10, #CTX_PACDBKEY_LO] /* x7:x6 = APDBKey */ |
| 824 | ldp x8, x9, [x10, #CTX_PACGAKEY_LO] /* x9:x8 = APGAKey */ |
| 825 | |
| 826 | msr APIAKeyLo_EL1, x0 |
| 827 | msr APIAKeyHi_EL1, x1 |
| 828 | msr APIBKeyLo_EL1, x2 |
| 829 | msr APIBKeyHi_EL1, x3 |
| 830 | msr APDAKeyLo_EL1, x4 |
| 831 | msr APDAKeyHi_EL1, x5 |
| 832 | msr APDBKeyLo_EL1, x6 |
| 833 | msr APDBKeyHi_EL1, x7 |
| 834 | msr APGAKeyLo_EL1, x8 |
| 835 | msr APGAKeyHi_EL1, x9 |
| 836 | #endif /* CTX_INCLUDE_PAUTH_REGS */ |
| 837 | |
| 838 | /* ---------------------------------------------------------- |
| 839 | * Restore PMCR_EL0 when returning to Non-secure state if |
| 840 | * Secure Cycle Counter is not disabled in MDCR_EL3 when |
| 841 | * ARMv8.5-PMU is implemented. |
| 842 | * ---------------------------------------------------------- |
| 843 | */ |
| 844 | mrs x0, scr_el3 |
| 845 | tst x0, #SCR_NS_BIT |
| 846 | beq 2f |
| 847 | |
| 848 | /* ---------------------------------------------------------- |
| 849 | * Back to Non-secure state. |
Alexei Fedorov | 307f34b | 2021-05-14 11:21:56 +0100 | [diff] [blame] | 850 | * Check if earlier initialization MDCR_EL3.SCCD/MCCD to 1 |
| 851 | * failed, meaning that FEAT_PMUv3p5/7 is not implemented and |
| 852 | * PMCR_EL0 should be restored from non-secure context. |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 853 | * ---------------------------------------------------------- |
| 854 | */ |
Alexei Fedorov | 307f34b | 2021-05-14 11:21:56 +0100 | [diff] [blame] | 855 | mov_imm x1, (MDCR_SCCD_BIT | MDCR_MCCD_BIT) |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 856 | mrs x0, mdcr_el3 |
Alexei Fedorov | 307f34b | 2021-05-14 11:21:56 +0100 | [diff] [blame] | 857 | tst x0, x1 |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 858 | bne 2f |
| 859 | ldr x0, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0] |
| 860 | msr pmcr_el0, x0 |
| 861 | 2: |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 862 | ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] |
| 863 | ldp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 864 | ldp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] |
| 865 | ldp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6] |
| 866 | ldp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8] |
| 867 | ldp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10] |
| 868 | ldp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12] |
| 869 | ldp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14] |
Jeenu Viswambharan | 23d05a8 | 2017-11-29 16:59:34 +0000 | [diff] [blame] | 870 | ldp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16] |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 871 | ldp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18] |
| 872 | ldp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20] |
| 873 | ldp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22] |
| 874 | ldp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24] |
| 875 | ldp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26] |
Jeenu Viswambharan | 23d05a8 | 2017-11-29 16:59:34 +0000 | [diff] [blame] | 876 | ldr x28, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0] |
| 877 | msr sp_el0, x28 |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 878 | ldp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28] |
Jeenu Viswambharan | 23d05a8 | 2017-11-29 16:59:34 +0000 | [diff] [blame] | 879 | ret |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 880 | endfunc restore_gp_pmcr_pauth_regs |
Jeenu Viswambharan | 23d05a8 | 2017-11-29 16:59:34 +0000 | [diff] [blame] | 881 | |
Manish V Badarkhe | e07e808 | 2020-07-23 12:43:25 +0100 | [diff] [blame] | 882 | /* |
| 883 | * In case of ERRATA_SPECULATIVE_AT, save SCTLR_EL1 and TCR_EL1 |
| 884 | * registers and update EL1 registers to disable stage1 and stage2 |
| 885 | * page table walk |
| 886 | */ |
| 887 | func save_and_update_ptw_el1_sys_regs |
| 888 | /* ---------------------------------------------------------- |
| 889 | * Save only sctlr_el1 and tcr_el1 registers |
| 890 | * ---------------------------------------------------------- |
| 891 | */ |
| 892 | mrs x29, sctlr_el1 |
| 893 | str x29, [sp, #(CTX_EL1_SYSREGS_OFFSET + CTX_SCTLR_EL1)] |
| 894 | mrs x29, tcr_el1 |
| 895 | str x29, [sp, #(CTX_EL1_SYSREGS_OFFSET + CTX_TCR_EL1)] |
| 896 | |
| 897 | /* ------------------------------------------------------------ |
| 898 | * Must follow below order in order to disable page table |
| 899 | * walk for lower ELs (EL1 and EL0). First step ensures that |
| 900 | * page table walk is disabled for stage1 and second step |
| 901 | * ensures that page table walker should use TCR_EL1.EPDx |
| 902 | * bits to perform address translation. ISB ensures that CPU |
| 903 | * does these 2 steps in order. |
| 904 | * |
| 905 | * 1. Update TCR_EL1.EPDx bits to disable page table walk by |
| 906 | * stage1. |
| 907 | * 2. Enable MMU bit to avoid identity mapping via stage2 |
| 908 | * and force TCR_EL1.EPDx to be used by the page table |
| 909 | * walker. |
| 910 | * ------------------------------------------------------------ |
| 911 | */ |
| 912 | orr x29, x29, #(TCR_EPD0_BIT) |
| 913 | orr x29, x29, #(TCR_EPD1_BIT) |
| 914 | msr tcr_el1, x29 |
| 915 | isb |
| 916 | mrs x29, sctlr_el1 |
| 917 | orr x29, x29, #SCTLR_M_BIT |
| 918 | msr sctlr_el1, x29 |
| 919 | isb |
| 920 | |
| 921 | ret |
| 922 | endfunc save_and_update_ptw_el1_sys_regs |
| 923 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 924 | /* ------------------------------------------------------------------ |
| 925 | * This routine assumes that the SP_EL3 is pointing to a valid |
| 926 | * context structure from where the gp regs and other special |
| 927 | * registers can be retrieved. |
| 928 | * ------------------------------------------------------------------ |
Antonio Nino Diaz | 13adfb1 | 2019-01-30 20:41:31 +0000 | [diff] [blame] | 929 | */ |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 930 | func el3_exit |
Jan Dabros | fa01598 | 2019-12-02 13:30:03 +0100 | [diff] [blame] | 931 | #if ENABLE_ASSERTIONS |
| 932 | /* el3_exit assumes SP_EL0 on entry */ |
| 933 | mrs x17, spsel |
| 934 | cmp x17, #MODE_SP_EL0 |
| 935 | ASM_ASSERT(eq) |
| 936 | #endif |
| 937 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 938 | /* ---------------------------------------------------------- |
| 939 | * Save the current SP_EL0 i.e. the EL3 runtime stack which |
| 940 | * will be used for handling the next SMC. |
| 941 | * Then switch to SP_EL3. |
| 942 | * ---------------------------------------------------------- |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 943 | */ |
| 944 | mov x17, sp |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 945 | msr spsel, #MODE_SP_ELX |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 946 | str x17, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP] |
| 947 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 948 | /* ---------------------------------------------------------- |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 949 | * Restore SPSR_EL3, ELR_EL3 and SCR_EL3 prior to ERET |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 950 | * ---------------------------------------------------------- |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 951 | */ |
| 952 | ldr x18, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3] |
| 953 | ldp x16, x17, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3] |
| 954 | msr scr_el3, x18 |
| 955 | msr spsr_el3, x16 |
| 956 | msr elr_el3, x17 |
| 957 | |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 958 | #if IMAGE_BL31 |
| 959 | /* ---------------------------------------------------------- |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 960 | * Restore CPTR_EL3. |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 961 | * ZCR is only restored if SVE is supported and enabled. |
| 962 | * Synchronization is required before zcr_el3 is addressed. |
| 963 | * ---------------------------------------------------------- |
| 964 | */ |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 965 | ldp x19, x20, [sp, #CTX_EL3STATE_OFFSET + CTX_CPTR_EL3] |
| 966 | msr cptr_el3, x19 |
| 967 | |
| 968 | ands x19, x19, #CPTR_EZ_BIT |
| 969 | beq sve_not_enabled |
| 970 | |
| 971 | isb |
| 972 | msr S3_6_C1_C2_0, x20 /* zcr_el3 */ |
| 973 | sve_not_enabled: |
| 974 | #endif |
| 975 | |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 976 | #if IMAGE_BL31 && DYNAMIC_WORKAROUND_CVE_2018_3639 |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 977 | /* ---------------------------------------------------------- |
| 978 | * Restore mitigation state as it was on entry to EL3 |
| 979 | * ---------------------------------------------------------- |
| 980 | */ |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 981 | ldr x17, [sp, #CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_DISABLE] |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 982 | cbz x17, 1f |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 983 | blr x17 |
Antonio Nino Diaz | 13adfb1 | 2019-01-30 20:41:31 +0000 | [diff] [blame] | 984 | 1: |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 985 | #endif |
Manish V Badarkhe | e07e808 | 2020-07-23 12:43:25 +0100 | [diff] [blame] | 986 | restore_ptw_el1_sys_regs |
| 987 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 988 | /* ---------------------------------------------------------- |
| 989 | * Restore general purpose (including x30), PMCR_EL0 and |
| 990 | * ARMv8.3-PAuth registers. |
| 991 | * Exit EL3 via ERET to a lower exception level. |
| 992 | * ---------------------------------------------------------- |
| 993 | */ |
| 994 | bl restore_gp_pmcr_pauth_regs |
| 995 | ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 996 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 997 | #if IMAGE_BL31 && RAS_EXTENSION |
| 998 | /* ---------------------------------------------------------- |
| 999 | * Issue Error Synchronization Barrier to synchronize SErrors |
| 1000 | * before exiting EL3. We're running with EAs unmasked, so |
| 1001 | * any synchronized errors would be taken immediately; |
| 1002 | * therefore no need to inspect DISR_EL1 register. |
| 1003 | * ---------------------------------------------------------- |
| 1004 | */ |
| 1005 | esb |
Madhukar Pappireddy | fba2572 | 2020-07-24 03:27:12 -0500 | [diff] [blame] | 1006 | #else |
| 1007 | dsb sy |
| 1008 | #endif |
| 1009 | #ifdef IMAGE_BL31 |
| 1010 | str xzr, [sp, #CTX_EL3STATE_OFFSET + CTX_IS_IN_EL3] |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 1011 | #endif |
Anthony Steinhauser | 0f7e601 | 2020-01-07 15:44:06 -0800 | [diff] [blame] | 1012 | exception_return |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 1013 | |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 1014 | endfunc el3_exit |