blob: 631294834906d44497dfbaaf6dd0970b7244a2e6 [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
Marek Vasutb0eb9882019-06-14 01:22:38 +02002 * Copyright (c) 2015-2019, Renesas Electronics Corporation. All rights reserved.
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <common/debug.h>
10
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020011#include <rcar_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020013#include "../qos_common.h"
Marek Vasutb0eb9882019-06-14 01:22:38 +020014#include "../qos_reg.h"
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020015#include "qos_init_h3_v11.h"
16
17#define RCAR_QOS_VERSION "rev.0.37"
18
Marek Vasut436bd7a2019-06-14 01:25:01 +020019#include "qos_init_h3_v11_mstat.h"
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020020
21static void dbsc_setting(void)
22{
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020023 /* BUFCAM settings */
24 /* DBSC_DBCAM0CNF0 not set */
Marek Vasut46906212019-06-14 01:32:53 +020025 io_write_32(DBSC_DBCAM0CNF1, 0x00044218);
26 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020027 /* DBSC_DBCAM0CNF3 not set */
Marek Vasut46906212019-06-14 01:32:53 +020028 io_write_32(DBSC_DBSCHCNT0, 0x080F0037);
29 io_write_32(DBSC_DBSCHCNT1, 0x00001010);
30 io_write_32(DBSC_DBSCHSZ0, 0x00000001);
31 io_write_32(DBSC_DBSCHRW0, 0x22421111);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020032
Marek Vasut3c921762019-06-14 01:35:59 +020033 /* DDR3 */
34 io_write_32(DBSC_SCFCTST2, 0x012F1123);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020035
36 /* QoS Settings */
Marek Vasutb0eb9882019-06-14 01:22:38 +020037 io_write_32(DBSC_DBSCHQOS00, 0x0000F000);
38 io_write_32(DBSC_DBSCHQOS01, 0x0000E000);
39 io_write_32(DBSC_DBSCHQOS02, 0x00007000);
40 io_write_32(DBSC_DBSCHQOS03, 0x00000000);
Marek Vasutb0eb9882019-06-14 01:22:38 +020041 io_write_32(DBSC_DBSCHQOS40, 0x00000E00);
42 io_write_32(DBSC_DBSCHQOS41, 0x00000DFF);
43 io_write_32(DBSC_DBSCHQOS42, 0x00000400);
44 io_write_32(DBSC_DBSCHQOS43, 0x00000200);
Marek Vasutb0eb9882019-06-14 01:22:38 +020045 io_write_32(DBSC_DBSCHQOS90, 0x00000C00);
46 io_write_32(DBSC_DBSCHQOS91, 0x00000BFF);
47 io_write_32(DBSC_DBSCHQOS92, 0x00000400);
48 io_write_32(DBSC_DBSCHQOS93, 0x00000200);
Marek Vasutb0eb9882019-06-14 01:22:38 +020049 io_write_32(DBSC_DBSCHQOS130, 0x00000980);
50 io_write_32(DBSC_DBSCHQOS131, 0x0000097F);
51 io_write_32(DBSC_DBSCHQOS132, 0x00000300);
52 io_write_32(DBSC_DBSCHQOS133, 0x00000180);
53 io_write_32(DBSC_DBSCHQOS140, 0x00000800);
54 io_write_32(DBSC_DBSCHQOS141, 0x000007FF);
55 io_write_32(DBSC_DBSCHQOS142, 0x00000300);
56 io_write_32(DBSC_DBSCHQOS143, 0x00000180);
57 io_write_32(DBSC_DBSCHQOS150, 0x000007D0);
58 io_write_32(DBSC_DBSCHQOS151, 0x000007CF);
59 io_write_32(DBSC_DBSCHQOS152, 0x000005D0);
60 io_write_32(DBSC_DBSCHQOS153, 0x000003D0);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020061}
62
63void qos_init_h3_v11(void)
64{
65 dbsc_setting();
66
67 /* DRAM Split Address mapping */
68#if (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH) || \
69 (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
70 NOTICE("BL2: DRAM Split is 4ch\n");
71 io_write_32(AXI_ADSPLCR0, ADSPLCR0_ADRMODE_DEFAULT
72 | ADSPLCR0_SPLITSEL(0xFFU)
73 | ADSPLCR0_AREA(0x1BU)
74 | ADSPLCR0_SWP);
75 io_write_32(AXI_ADSPLCR1, 0x00000000U);
76 io_write_32(AXI_ADSPLCR2, 0xA8A90000U);
77 io_write_32(AXI_ADSPLCR3, 0x00000000U);
78#elif RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH
79 NOTICE("BL2: DRAM Split is 2ch\n");
80 io_write_32(AXI_ADSPLCR0, 0x00000000U);
81 io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
82 | ADSPLCR0_SPLITSEL(0xFFU)
83 | ADSPLCR0_AREA(0x1BU)
84 | ADSPLCR0_SWP);
85 io_write_32(AXI_ADSPLCR2, 0x00000000U);
86 io_write_32(AXI_ADSPLCR3, 0x00000000U);
87#else
88 NOTICE("BL2: DRAM Split is OFF\n");
89#endif
90
91#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
92#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
93 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
94#endif
95
96 /* AR Cache setting */
97 io_write_32(0xE67D1000U, 0x00000100U);
98 io_write_32(0xE67D1008U, 0x00000100U);
99
100 /* Resource Alloc setting */
101#if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH
Marek Vasutb0eb9882019-06-14 01:22:38 +0200102 io_write_32(QOSCTRL_RAS, 0x00000020U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200103#else
Marek Vasutb0eb9882019-06-14 01:22:38 +0200104 io_write_32(QOSCTRL_RAS, 0x00000040U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200105#endif
Marek Vasutb0eb9882019-06-14 01:22:38 +0200106 io_write_32(QOSCTRL_FIXTH, 0x000F0005U);
107 io_write_32(QOSCTRL_REGGD, 0x00000000U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200108#if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH
Marek Vasutb0eb9882019-06-14 01:22:38 +0200109 io_write_64(QOSCTRL_DANN, 0x0101010102020201UL);
110 io_write_32(QOSCTRL_DANT, 0x00181008U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200111#else
Marek Vasutb0eb9882019-06-14 01:22:38 +0200112 io_write_64(QOSCTRL_DANN, 0x0101000004040401UL);
113 io_write_32(QOSCTRL_DANT, 0x003C2010U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200114#endif
Marek Vasutb0eb9882019-06-14 01:22:38 +0200115 io_write_32(QOSCTRL_EC, 0x00080001U); /* need for H3 v1.* */
116 io_write_64(QOSCTRL_EMS, 0x0000000000000000UL);
117 io_write_32(QOSCTRL_INSFC, 0xC7840001U);
118 io_write_32(QOSCTRL_BERR, 0x00000000U);
119 io_write_32(QOSCTRL_RACNT0, 0x00000000U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200120
Marek Vasutb0eb9882019-06-14 01:22:38 +0200121 /* QOSBW setting */
122 io_write_32(QOSCTRL_SL_INIT,
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200123 SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT | SL_INIT_SSLOTCLK);
Marek Vasutb0eb9882019-06-14 01:22:38 +0200124 io_write_32(QOSCTRL_REF_ARS, 0x00330000U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200125
Marek Vasutb0eb9882019-06-14 01:22:38 +0200126 /* QOSBW SRAM setting */
Marek Vasut32ccc2c2019-06-14 01:27:27 +0200127 uint32_t i;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200128
Marek Vasut32ccc2c2019-06-14 01:27:27 +0200129 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
130 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
131 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
132 }
133 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
134 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
135 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200136 }
137
138 /* 3DG bus Leaf setting */
139 io_write_32(0xFD820808U, 0x00001234U);
140 io_write_32(0xFD820800U, 0x0000003FU);
141 io_write_32(0xFD821800U, 0x0000003FU);
142 io_write_32(0xFD822800U, 0x0000003FU);
143 io_write_32(0xFD823800U, 0x0000003FU);
144 io_write_32(0xFD824800U, 0x0000003FU);
145 io_write_32(0xFD825800U, 0x0000003FU);
146 io_write_32(0xFD826800U, 0x0000003FU);
147 io_write_32(0xFD827800U, 0x0000003FU);
148
149 /* VIO bus Leaf setting */
150 io_write_32(0xFEB89800, 0x00000001U);
151 io_write_32(0xFEB8A800, 0x00000001U);
152 io_write_32(0xFEB8B800, 0x00000001U);
153 io_write_32(0xFEB8C800, 0x00000001U);
154
155 /* HSC bus Leaf setting */
156 io_write_32(0xE6430800, 0x00000001U);
157 io_write_32(0xE6431800, 0x00000001U);
158 io_write_32(0xE6432800, 0x00000001U);
159 io_write_32(0xE6433800, 0x00000001U);
160
161 /* MP bus Leaf setting */
162 io_write_32(0xEC620800, 0x00000001U);
163 io_write_32(0xEC621800, 0x00000001U);
164
165 /* PERIE bus Leaf setting */
166 io_write_32(0xE7760800, 0x00000001U);
167 io_write_32(0xE7768800, 0x00000001U);
168
169 /* PERIW bus Leaf setting */
170 io_write_32(0xE6760800, 0x00000001U);
171 io_write_32(0xE6768800, 0x00000001U);
172
173 /* RT bus Leaf setting */
174 io_write_32(0xFFC50800, 0x00000001U);
175 io_write_32(0xFFC51800, 0x00000001U);
176
177 /* CCI bus Leaf setting */
Marek Vasute8900212019-06-14 01:30:41 +0200178 uint32_t modemr = io_read_32(RCAR_MODEMR);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200179
Marek Vasute8900212019-06-14 01:30:41 +0200180 modemr &= MODEMR_BOOT_CPU_MASK;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200181
Marek Vasute8900212019-06-14 01:30:41 +0200182 if ((modemr == MODEMR_BOOT_CPU_CA57) ||
183 (modemr == MODEMR_BOOT_CPU_CA53)) {
184 io_write_32(0xF1300800, 0x00000001U);
185 io_write_32(0xF1340800, 0x00000001U);
186 io_write_32(0xF1380800, 0x00000001U);
187 io_write_32(0xF13C0800, 0x00000001U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200188 }
189
190 /* Resource Alloc start */
Marek Vasutb0eb9882019-06-14 01:22:38 +0200191 io_write_32(QOSCTRL_RAEN, 0x00000001U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200192
Marek Vasutb0eb9882019-06-14 01:22:38 +0200193 /* QOSBW start */
194 io_write_32(QOSCTRL_STATQC, 0x00000001U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200195#else
196 NOTICE("BL2: QoS is None\n");
197
198 /* Resource Alloc setting */
Marek Vasutb0eb9882019-06-14 01:22:38 +0200199 io_write_32(QOSCTRL_EC, 0x00080001U); /* need for H3 v1.* */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200200#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
201}