blob: bd1865d07c69ea77c809ba292d2951b3d5ea9d46 [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
Marek Vasutb0eb9882019-06-14 01:22:38 +02002 * Copyright (c) 2015-2019, Renesas Electronics Corporation. All rights reserved.
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <common/debug.h>
10
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020011#include <rcar_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020013#include "../qos_common.h"
Marek Vasutb0eb9882019-06-14 01:22:38 +020014#include "../qos_reg.h"
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020015#include "qos_init_h3_v11.h"
16
17#define RCAR_QOS_VERSION "rev.0.37"
18
Marek Vasut436bd7a2019-06-14 01:25:01 +020019#include "qos_init_h3_v11_mstat.h"
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020020
21static void dbsc_setting(void)
22{
23 uint32_t md = 0;
24
25 /* BUFCAM settings */
26 /* DBSC_DBCAM0CNF0 not set */
27 io_write_32(DBSC_DBCAM0CNF1, 0x00044218); /* dbcam0cnf1 */
28 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4); /* dbcam0cnf2 */
29 /* DBSC_DBCAM0CNF3 not set */
30 io_write_32(DBSC_DBSCHCNT0, 0x080F0037); /* dbschcnt0 */
31 io_write_32(DBSC_DBSCHCNT1, 0x00001010); /* dbschcnt1 */
32 io_write_32(DBSC_DBSCHSZ0, 0x00000001); /* dbschsz0 */
33 io_write_32(DBSC_DBSCHRW0, 0x22421111); /* dbschrw0 */
34
35 md = (*((volatile uint32_t *)RST_MODEMR) & 0x000A0000) >> 17;
36
37 switch (md) {
38 case 0x0:
39 /* DDR3200 */
40 io_write_32(DBSC_SCFCTST2, 0x012F1123);
41 break;
42 case 0x1: /* MD19=0,MD17=1 : LPDDR4-3000, 4GByte(1GByte x4) */
43 /* DDR2800 */
44 io_write_32(DBSC_SCFCTST2, 0x012F1123);
45 break;
46 case 0x4: /* MD19=1,MD17=0 : LPDDR4-2400, 4GByte(1GByte x4) */
47 /* DDR2400 */
48 io_write_32(DBSC_SCFCTST2, 0x012F1123);
49 break;
50 default: /* MD19=1,MD17=1 : LPDDR4-1600, 4GByte(1GByte x4) */
51 /* DDR1600 */
52 io_write_32(DBSC_SCFCTST2, 0x012F1123);
53 break;
54 }
55
56 /* QoS Settings */
Marek Vasutb0eb9882019-06-14 01:22:38 +020057 io_write_32(DBSC_DBSCHQOS00, 0x0000F000);
58 io_write_32(DBSC_DBSCHQOS01, 0x0000E000);
59 io_write_32(DBSC_DBSCHQOS02, 0x00007000);
60 io_write_32(DBSC_DBSCHQOS03, 0x00000000);
61 /* DBSC_DBSCHQOS10 not set */
62 /* DBSC_DBSCHQOS11 not set */
63 /* DBSC_DBSCHQOS12 not set */
64 /* DBSC_DBSCHQOS13 not set */
65 /* DBSC_DBSCHQOS20 not set */
66 /* DBSC_DBSCHQOS21 not set */
67 /* DBSC_DBSCHQOS22 not set */
68 /* DBSC_DBSCHQOS23 not set */
69 /* DBSC_DBSCHQOS30 not set */
70 /* DBSC_DBSCHQOS31 not set */
71 /* DBSC_DBSCHQOS32 not set */
72 /* DBSC_DBSCHQOS33 not set */
73 io_write_32(DBSC_DBSCHQOS40, 0x00000E00);
74 io_write_32(DBSC_DBSCHQOS41, 0x00000DFF);
75 io_write_32(DBSC_DBSCHQOS42, 0x00000400);
76 io_write_32(DBSC_DBSCHQOS43, 0x00000200);
77 /* DBSC_DBSCHQOS50 not set */
78 /* DBSC_DBSCHQOS51 not set */
79 /* DBSC_DBSCHQOS52 not set */
80 /* DBSC_DBSCHQOS53 not set */
81 /* DBSC_DBSCHQOS60 not set */
82 /* DBSC_DBSCHQOS61 not set */
83 /* DBSC_DBSCHQOS62 not set */
84 /* DBSC_DBSCHQOS63 not set */
85 /* DBSC_DBSCHQOS70 not set */
86 /* DBSC_DBSCHQOS71 not set */
87 /* DBSC_DBSCHQOS72 not set */
88 /* DBSC_DBSCHQOS73 not set */
89 /* DBSC_DBSCHQOS80 not set */
90 /* DBSC_DBSCHQOS81 not set */
91 /* DBSC_DBSCHQOS82 not set */
92 /* DBSC_DBSCHQOS83 not set */
93 io_write_32(DBSC_DBSCHQOS90, 0x00000C00);
94 io_write_32(DBSC_DBSCHQOS91, 0x00000BFF);
95 io_write_32(DBSC_DBSCHQOS92, 0x00000400);
96 io_write_32(DBSC_DBSCHQOS93, 0x00000200);
97 /* DBSC_DBSCHQOS100 not set */
98 /* DBSC_DBSCHQOS101 not set */
99 /* DBSC_DBSCHQOS102 not set */
100 /* DBSC_DBSCHQOS103 not set */
101 /* DBSC_DBSCHQOS110 not set */
102 /* DBSC_DBSCHQOS111 not set */
103 /* DBSC_DBSCHQOS112 not set */
104 /* DBSC_DBSCHQOS113 not set */
105 /* DBSC_DBSCHQOS120 not set */
106 /* DBSC_DBSCHQOS121 not set */
107 /* DBSC_DBSCHQOS122 not set */
108 /* DBSC_DBSCHQOS123 not set */
109 io_write_32(DBSC_DBSCHQOS130, 0x00000980);
110 io_write_32(DBSC_DBSCHQOS131, 0x0000097F);
111 io_write_32(DBSC_DBSCHQOS132, 0x00000300);
112 io_write_32(DBSC_DBSCHQOS133, 0x00000180);
113 io_write_32(DBSC_DBSCHQOS140, 0x00000800);
114 io_write_32(DBSC_DBSCHQOS141, 0x000007FF);
115 io_write_32(DBSC_DBSCHQOS142, 0x00000300);
116 io_write_32(DBSC_DBSCHQOS143, 0x00000180);
117 io_write_32(DBSC_DBSCHQOS150, 0x000007D0);
118 io_write_32(DBSC_DBSCHQOS151, 0x000007CF);
119 io_write_32(DBSC_DBSCHQOS152, 0x000005D0);
120 io_write_32(DBSC_DBSCHQOS153, 0x000003D0);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200121}
122
123void qos_init_h3_v11(void)
124{
125 dbsc_setting();
126
127 /* DRAM Split Address mapping */
128#if (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH) || \
129 (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
130 NOTICE("BL2: DRAM Split is 4ch\n");
131 io_write_32(AXI_ADSPLCR0, ADSPLCR0_ADRMODE_DEFAULT
132 | ADSPLCR0_SPLITSEL(0xFFU)
133 | ADSPLCR0_AREA(0x1BU)
134 | ADSPLCR0_SWP);
135 io_write_32(AXI_ADSPLCR1, 0x00000000U);
136 io_write_32(AXI_ADSPLCR2, 0xA8A90000U);
137 io_write_32(AXI_ADSPLCR3, 0x00000000U);
138#elif RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH
139 NOTICE("BL2: DRAM Split is 2ch\n");
140 io_write_32(AXI_ADSPLCR0, 0x00000000U);
141 io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
142 | ADSPLCR0_SPLITSEL(0xFFU)
143 | ADSPLCR0_AREA(0x1BU)
144 | ADSPLCR0_SWP);
145 io_write_32(AXI_ADSPLCR2, 0x00000000U);
146 io_write_32(AXI_ADSPLCR3, 0x00000000U);
147#else
148 NOTICE("BL2: DRAM Split is OFF\n");
149#endif
150
151#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
152#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
153 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
154#endif
155
156 /* AR Cache setting */
157 io_write_32(0xE67D1000U, 0x00000100U);
158 io_write_32(0xE67D1008U, 0x00000100U);
159
160 /* Resource Alloc setting */
161#if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH
Marek Vasutb0eb9882019-06-14 01:22:38 +0200162 io_write_32(QOSCTRL_RAS, 0x00000020U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200163#else
Marek Vasutb0eb9882019-06-14 01:22:38 +0200164 io_write_32(QOSCTRL_RAS, 0x00000040U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200165#endif
Marek Vasutb0eb9882019-06-14 01:22:38 +0200166 io_write_32(QOSCTRL_FIXTH, 0x000F0005U);
167 io_write_32(QOSCTRL_REGGD, 0x00000000U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200168#if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH
Marek Vasutb0eb9882019-06-14 01:22:38 +0200169 io_write_64(QOSCTRL_DANN, 0x0101010102020201UL);
170 io_write_32(QOSCTRL_DANT, 0x00181008U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200171#else
Marek Vasutb0eb9882019-06-14 01:22:38 +0200172 io_write_64(QOSCTRL_DANN, 0x0101000004040401UL);
173 io_write_32(QOSCTRL_DANT, 0x003C2010U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200174#endif
Marek Vasutb0eb9882019-06-14 01:22:38 +0200175 io_write_32(QOSCTRL_EC, 0x00080001U); /* need for H3 v1.* */
176 io_write_64(QOSCTRL_EMS, 0x0000000000000000UL);
177 io_write_32(QOSCTRL_INSFC, 0xC7840001U);
178 io_write_32(QOSCTRL_BERR, 0x00000000U);
179 io_write_32(QOSCTRL_RACNT0, 0x00000000U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200180
Marek Vasutb0eb9882019-06-14 01:22:38 +0200181 /* QOSBW setting */
182 io_write_32(QOSCTRL_SL_INIT,
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200183 SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT | SL_INIT_SSLOTCLK);
Marek Vasutb0eb9882019-06-14 01:22:38 +0200184 io_write_32(QOSCTRL_REF_ARS, 0x00330000U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200185
Marek Vasutb0eb9882019-06-14 01:22:38 +0200186 /* QOSBW SRAM setting */
Marek Vasut32ccc2c2019-06-14 01:27:27 +0200187 uint32_t i;
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200188
Marek Vasut32ccc2c2019-06-14 01:27:27 +0200189 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
190 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
191 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
192 }
193 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
194 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
195 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200196 }
197
198 /* 3DG bus Leaf setting */
199 io_write_32(0xFD820808U, 0x00001234U);
200 io_write_32(0xFD820800U, 0x0000003FU);
201 io_write_32(0xFD821800U, 0x0000003FU);
202 io_write_32(0xFD822800U, 0x0000003FU);
203 io_write_32(0xFD823800U, 0x0000003FU);
204 io_write_32(0xFD824800U, 0x0000003FU);
205 io_write_32(0xFD825800U, 0x0000003FU);
206 io_write_32(0xFD826800U, 0x0000003FU);
207 io_write_32(0xFD827800U, 0x0000003FU);
208
209 /* VIO bus Leaf setting */
210 io_write_32(0xFEB89800, 0x00000001U);
211 io_write_32(0xFEB8A800, 0x00000001U);
212 io_write_32(0xFEB8B800, 0x00000001U);
213 io_write_32(0xFEB8C800, 0x00000001U);
214
215 /* HSC bus Leaf setting */
216 io_write_32(0xE6430800, 0x00000001U);
217 io_write_32(0xE6431800, 0x00000001U);
218 io_write_32(0xE6432800, 0x00000001U);
219 io_write_32(0xE6433800, 0x00000001U);
220
221 /* MP bus Leaf setting */
222 io_write_32(0xEC620800, 0x00000001U);
223 io_write_32(0xEC621800, 0x00000001U);
224
225 /* PERIE bus Leaf setting */
226 io_write_32(0xE7760800, 0x00000001U);
227 io_write_32(0xE7768800, 0x00000001U);
228
229 /* PERIW bus Leaf setting */
230 io_write_32(0xE6760800, 0x00000001U);
231 io_write_32(0xE6768800, 0x00000001U);
232
233 /* RT bus Leaf setting */
234 io_write_32(0xFFC50800, 0x00000001U);
235 io_write_32(0xFFC51800, 0x00000001U);
236
237 /* CCI bus Leaf setting */
238 {
239
240 uint32_t modemr = io_read_32(RCAR_MODEMR);
241
242 modemr &= MODEMR_BOOT_CPU_MASK;
243
244 if ((modemr == MODEMR_BOOT_CPU_CA57) ||
245 (modemr == MODEMR_BOOT_CPU_CA53)) {
246 io_write_32(0xF1300800, 0x00000001U);
247 io_write_32(0xF1340800, 0x00000001U);
248 io_write_32(0xF1380800, 0x00000001U);
249 io_write_32(0xF13C0800, 0x00000001U);
250 }
251 }
252
253 /* Resource Alloc start */
Marek Vasutb0eb9882019-06-14 01:22:38 +0200254 io_write_32(QOSCTRL_RAEN, 0x00000001U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200255
Marek Vasutb0eb9882019-06-14 01:22:38 +0200256 /* QOSBW start */
257 io_write_32(QOSCTRL_STATQC, 0x00000001U);
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200258#else
259 NOTICE("BL2: QoS is None\n");
260
261 /* Resource Alloc setting */
Marek Vasutb0eb9882019-06-14 01:22:38 +0200262 io_write_32(QOSCTRL_EC, 0x00080001U); /* need for H3 v1.* */
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +0200263#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
264}