blob: 1dfdc459ba5f2bc27ed72dc6c5bde31955826033 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Harrison Mutaifaf3ac32024-01-04 16:18:47 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2bd4ef22014-04-09 13:14:54 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Dan Handleyed6ff952014-05-14 17:44:19 +01009#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch.h>
Alexei Fedorovf41355c2019-09-13 14:11:59 +010012#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <arch_helpers.h>
14#include <bl1/bl1.h>
15#include <common/bl_common.h>
16#include <common/debug.h>
17#include <drivers/auth/auth_mod.h>
Manish V Badarkhe92de80a2021-12-16 10:41:47 +000018#include <drivers/auth/crypto_mod.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <drivers/console.h>
thagon01-arm6805e8d2023-07-12 10:43:58 -050020#include <lib/bootmarker_capture.h>
Boyan Karatotev5d38cb32023-01-27 09:37:07 +000021#include <lib/cpus/errata.h>
thagon01-arm6805e8d2023-07-12 10:43:58 -050022#include <lib/pmf/pmf.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023#include <lib/utils.h>
24#include <plat/common/platform.h>
Antonio Nino Diaz3c817f42018-03-21 10:49:27 +000025#include <smccc_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <tools_share/uuid.h>
27
Isla Mitchell99305012017-07-11 14:54:08 +010028#include "bl1_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010029
Yatharth Kochara65be2f2015-10-09 18:06:13 +010030static void bl1_load_bl2(void);
Vikram Kanigiria3a5e4a2014-05-15 18:27:15 +010031
Alexei Fedorov3dd9f2b2019-10-01 13:58:23 +010032#if ENABLE_PAUTH
33uint64_t bl1_apiakey[2];
34#endif
35
thagon01-arm6805e8d2023-07-12 10:43:58 -050036#if ENABLE_RUNTIME_INSTRUMENTATION
37 PMF_REGISTER_SERVICE(bl_svc, PMF_RT_INSTR_SVC_ID,
38 BL_TOTAL_IDS, PMF_DUMP_ENABLE)
39#endif
40
Sandrine Bailleux467d0572014-06-24 14:02:34 +010041/*******************************************************************************
Antonio Nino Diaze3887a92019-01-30 20:29:50 +000042 * Setup function for BL1.
43 ******************************************************************************/
44void bl1_setup(void)
45{
46 /* Perform early platform-specific setup */
47 bl1_early_platform_setup();
48
Antonio Nino Diaze3887a92019-01-30 20:29:50 +000049 /* Perform late platform-specific setup */
50 bl1_plat_arch_setup();
Alexei Fedorovf41355c2019-09-13 14:11:59 +010051
52#if CTX_INCLUDE_PAUTH_REGS
53 /*
54 * Assert that the ARMv8.3-PAuth registers are present or an access
55 * fault will be triggered when they are being saved or restored.
56 */
57 assert(is_armv8_3_pauth_present());
58#endif /* CTX_INCLUDE_PAUTH_REGS */
Antonio Nino Diaze3887a92019-01-30 20:29:50 +000059}
60
61/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010062 * Function to perform late architectural and platform specific initialization.
Yatharth Kochara65be2f2015-10-09 18:06:13 +010063 * It also queries the platform to load and run next BL image. Only called
64 * by the primary cpu after a cold boot.
65 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +010066void bl1_main(void)
67{
Yatharth Kochara65be2f2015-10-09 18:06:13 +010068 unsigned int image_id;
69
thagon01-arm6805e8d2023-07-12 10:43:58 -050070#if ENABLE_RUNTIME_INSTRUMENTATION
71 PMF_CAPTURE_TIMESTAMP(bl_svc, BL1_ENTRY, PMF_CACHE_MAINT);
72#endif
73
Dan Handley91b624e2014-07-29 17:14:00 +010074 /* Announce our arrival */
75 NOTICE(FIRMWARE_WELCOME_STR);
76 NOTICE("BL1: %s\n", version_string);
77 NOTICE("BL1: %s\n", build_message);
78
John Powella5c66362020-03-20 14:21:05 -050079 INFO("BL1: RAM %p - %p\n", (void *)BL1_RAM_BASE, (void *)BL1_RAM_LIMIT);
Dan Handley91b624e2014-07-29 17:14:00 +010080
Jeenu Viswambharand5ec3672017-01-03 11:01:51 +000081 print_errata_status();
Achin Gupta4f6ad662013-10-25 09:08:21 +010082
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +000083#if ENABLE_ASSERTIONS
Yatharth Kochar5d361212016-06-28 17:07:09 +010084 u_register_t val;
Achin Gupta4f6ad662013-10-25 09:08:21 +010085 /*
86 * Ensure that MMU/Caches and coherency are turned on
87 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -070088#ifdef __aarch64__
Dan Handley0cdebbd2015-03-30 17:15:16 +010089 val = read_sctlr_el3();
Julius Werner8e0ef0f2019-07-09 14:02:43 -070090#else
91 val = read_sctlr();
Yatharth Kochar5d361212016-06-28 17:07:09 +010092#endif
John Powella5c66362020-03-20 14:21:05 -050093 assert((val & SCTLR_M_BIT) != 0);
94 assert((val & SCTLR_C_BIT) != 0);
95 assert((val & SCTLR_I_BIT) != 0);
Dan Handley0cdebbd2015-03-30 17:15:16 +010096 /*
97 * Check that Cache Writeback Granule (CWG) in CTR_EL0 matches the
98 * provided platform value
99 */
100 val = (read_ctr_el0() >> CTR_CWG_SHIFT) & CTR_CWG_MASK;
101 /*
102 * If CWG is zero, then no CWG information is available but we can
103 * at least check the platform value is less than the architectural
104 * maximum.
105 */
106 if (val != 0)
107 assert(CACHE_WRITEBACK_GRANULE == SIZE_FROM_LOG2_WORDS(val));
108 else
109 assert(CACHE_WRITEBACK_GRANULE <= MAX_CACHE_LINE_SIZE);
Antonio Nino Diaz3759e3f2017-03-22 15:48:51 +0000110#endif /* ENABLE_ASSERTIONS */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100111
112 /* Perform remaining generic architectural setup from EL3 */
113 bl1_arch_setup();
114
Manish V Badarkhe92de80a2021-12-16 10:41:47 +0000115 crypto_mod_init();
116
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100117 /* Initialize authentication module */
118 auth_mod_init();
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100119
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100120 /* Initialize the measured boot */
121 bl1_plat_mboot_init();
122
Achin Gupta4f6ad662013-10-25 09:08:21 +0100123 /* Perform platform setup in BL1. */
124 bl1_platform_setup();
125
Alexei Fedorov3dd9f2b2019-10-01 13:58:23 +0100126#if ENABLE_PAUTH
127 /* Store APIAKey_EL1 key */
128 bl1_apiakey[0] = read_apiakeylo_el1();
129 bl1_apiakey[1] = read_apiakeyhi_el1();
130#endif /* ENABLE_PAUTH */
131
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100132 /* Get the image id of next image to load and run. */
133 image_id = bl1_plat_get_next_image_id();
134
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100135 /*
136 * We currently interpret any image id other than
137 * BL2_IMAGE_ID as the start of firmware update.
138 */
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100139 if (image_id == BL2_IMAGE_ID)
140 bl1_load_bl2();
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100141 else
142 NOTICE("BL1-FWU: *******FWU Process Started*******\n");
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100143
Manish V Badarkhea74d9632021-09-14 23:12:42 +0100144 /* Teardown the measured boot driver */
145 bl1_plat_mboot_finish();
146
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100147 bl1_prepare_next_image(image_id);
Antonio Nino Diaze3962d02017-02-16 16:17:19 +0000148
thagon01-arm6805e8d2023-07-12 10:43:58 -0500149#if ENABLE_RUNTIME_INSTRUMENTATION
150 PMF_CAPTURE_TIMESTAMP(bl_svc, BL1_EXIT, PMF_CACHE_MAINT);
151#endif
152
Antonio Nino Diaze3962d02017-02-16 16:17:19 +0000153 console_flush();
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100154}
155
156/*******************************************************************************
157 * This function locates and loads the BL2 raw binary image in the trusted SRAM.
158 * Called by the primary cpu after a cold boot.
159 * TODO: Add support for alternative image load mechanism e.g using virtio/elf
160 * loader etc.
161 ******************************************************************************/
Roberto Vargasbcfaeff2018-02-12 12:36:17 +0000162static void bl1_load_bl2(void)
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100163{
John Powella5c66362020-03-20 14:21:05 -0500164 image_desc_t *desc;
165 image_info_t *info;
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100166 int err;
167
168 /* Get the image descriptor */
John Powella5c66362020-03-20 14:21:05 -0500169 desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
170 assert(desc != NULL);
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100171
172 /* Get the image info */
John Powella5c66362020-03-20 14:21:05 -0500173 info = &desc->image_info;
Juan Castillo3a66aca2015-04-13 17:36:19 +0100174 INFO("BL1: Loading BL2\n");
175
Soby Mathew2f38ce32018-02-08 17:45:12 +0000176 err = bl1_plat_handle_pre_image_load(BL2_IMAGE_ID);
John Powella5c66362020-03-20 14:21:05 -0500177 if (err != 0) {
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900178 ERROR("Failure in pre image load handling of BL2 (%d)\n", err);
179 plat_error_handler(err);
180 }
181
John Powella5c66362020-03-20 14:21:05 -0500182 err = load_auth_image(BL2_IMAGE_ID, info);
183 if (err != 0) {
Dan Handley91b624e2014-07-29 17:14:00 +0100184 ERROR("Failed to load BL2 firmware.\n");
Juan Castillo26ae5832015-09-25 15:41:14 +0100185 plat_error_handler(err);
Vikram Kanigirida567432014-04-15 18:08:08 +0100186 }
Juan Castillod227d8b2015-01-07 13:49:59 +0000187
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900188 /* Allow platform to handle image information. */
Soby Mathew2f38ce32018-02-08 17:45:12 +0000189 err = bl1_plat_handle_post_image_load(BL2_IMAGE_ID);
John Powella5c66362020-03-20 14:21:05 -0500190 if (err != 0) {
Masahiro Yamada43d20b32018-02-01 16:46:18 +0900191 ERROR("Failure in post image load handling of BL2 (%d)\n", err);
192 plat_error_handler(err);
193 }
194
Yatharth Kochara65be2f2015-10-09 18:06:13 +0100195 NOTICE("BL1: Booting BL2\n");
Achin Gupta4f6ad662013-10-25 09:08:21 +0100196}
197
198/*******************************************************************************
Yatharth Kochar5d361212016-06-28 17:07:09 +0100199 * Function called just before handing over to the next BL to inform the user
200 * about the boot progress. In debug mode, also print details about the BL
201 * image's execution context.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100202 ******************************************************************************/
Yatharth Kochar5d361212016-06-28 17:07:09 +0100203void bl1_print_next_bl_ep_info(const entry_point_info_t *bl_ep_info)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100204{
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700205#ifdef __aarch64__
Juan Castillo7d199412015-12-14 09:35:25 +0000206 NOTICE("BL1: Booting BL31\n");
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700207#else
208 NOTICE("BL1: Booting BL32\n");
209#endif /* __aarch64__ */
Yatharth Kochar5d361212016-06-28 17:07:09 +0100210 print_entry_point_info(bl_ep_info);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100211}
Sandrine Bailleuxb7e97c42015-11-10 10:01:19 +0000212
213#if SPIN_ON_BL1_EXIT
214void print_debug_loop_message(void)
215{
216 NOTICE("BL1: Debug loop, spinning forever\n");
217 NOTICE("BL1: Please connect the debugger to continue\n");
218}
219#endif
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100220
221/*******************************************************************************
222 * Top level handler for servicing BL1 SMCs.
223 ******************************************************************************/
Zelalem91d80612020-02-12 10:37:03 -0600224u_register_t bl1_smc_handler(unsigned int smc_fid,
225 u_register_t x1,
226 u_register_t x2,
227 u_register_t x3,
228 u_register_t x4,
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100229 void *cookie,
230 void *handle,
231 unsigned int flags)
232{
Jimmy Brissonf94399a2020-08-04 16:27:51 -0500233 /* BL1 Service UUID */
234 DEFINE_SVC_UUID2(bl1_svc_uid,
235 U(0xd46739fd), 0xcb72, 0x9a4d, 0xb5, 0x75,
236 0x67, 0x15, 0xd6, 0xf4, 0xbb, 0x4a);
237
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100238
239#if TRUSTED_BOARD_BOOT
240 /*
241 * Dispatch FWU calls to FWU SMC handler and return its return
242 * value
243 */
244 if (is_fwu_fid(smc_fid)) {
245 return bl1_fwu_smc_handler(smc_fid, x1, x2, x3, x4, cookie,
246 handle, flags);
247 }
248#endif
249
250 switch (smc_fid) {
251 case BL1_SMC_CALL_COUNT:
252 SMC_RET1(handle, BL1_NUM_SMC_CALLS);
253
254 case BL1_SMC_UID:
255 SMC_UUID_RET(handle, bl1_svc_uid);
256
257 case BL1_SMC_VERSION:
258 SMC_RET1(handle, BL1_SMC_MAJOR_VER | BL1_SMC_MINOR_VER);
259
260 default:
John Powella5c66362020-03-20 14:21:05 -0500261 WARN("Unimplemented BL1 SMC Call: 0x%x\n", smc_fid);
262 SMC_RET1(handle, SMC_UNK);
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100263 }
Yatharth Kochar71c9a5e2015-10-10 19:06:53 +0100264}
dp-armcdd03cb2017-02-15 11:07:55 +0000265
266/*******************************************************************************
267 * BL1 SMC wrapper. This function is only used in AArch32 mode to ensure ABI
268 * compliance when invoking bl1_smc_handler.
269 ******************************************************************************/
Zelalem91d80612020-02-12 10:37:03 -0600270u_register_t bl1_smc_wrapper(uint32_t smc_fid,
dp-armcdd03cb2017-02-15 11:07:55 +0000271 void *cookie,
272 void *handle,
273 unsigned int flags)
274{
Zelalem91d80612020-02-12 10:37:03 -0600275 u_register_t x1, x2, x3, x4;
dp-armcdd03cb2017-02-15 11:07:55 +0000276
Zelaleme8dadb12020-02-05 14:12:39 -0600277 assert(handle != NULL);
dp-armcdd03cb2017-02-15 11:07:55 +0000278
279 get_smc_params_from_ctx(handle, x1, x2, x3, x4);
280 return bl1_smc_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
281}