blob: fbc0f11688e31bbf65796ae22c8d33b18f0ae1bc [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -08002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Varun Wadekarb316e242015-05-19 16:48:04 +05307#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <platform_def.h>
10
11#include <arch_helpers.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053014#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <drivers/console.h>
16#include <lib/el3_runtime/context_mgmt.h>
17#include <lib/mmio.h>
18#include <lib/psci/psci.h>
19#include <plat/common/platform.h>
20
Varun Wadekarb316e242015-05-19 16:48:04 +053021#include <memctrl.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053022#include <pmc.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053023#include <tegra_def.h>
Harvey Hsieh9e083c72017-04-10 16:20:32 +080024#include <tegra_platform.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053025#include <tegra_private.h>
26
27extern uint64_t tegra_bl31_phys_base;
Varun Wadekara78bb1b2015-08-07 10:03:00 +053028extern uint64_t tegra_sec_entry_point;
Varun Wadekara2c6be62016-08-01 22:16:21 -070029extern uint64_t tegra_console_base;
Varun Wadekarb316e242015-05-19 16:48:04 +053030
31/*
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -080032 * tegra_fake_system_suspend acts as a boolean var controlling whether
33 * we are going to take fake system suspend code or normal system suspend code
34 * path. This variable is set inside the sip call handlers,when the kernel
35 * requests a SIP call to set the suspend debug flags.
36 */
37uint8_t tegra_fake_system_suspend;
38
39/*
Varun Wadekarb316e242015-05-19 16:48:04 +053040 * The following platform setup functions are weakly defined. They
41 * provide typical implementations that will be overridden by a SoC.
42 */
Varun Wadekar99782e82017-07-05 17:44:12 -070043#pragma weak tegra_soc_pwr_domain_suspend_pwrdown_early
Varun Wadekarb3421ce2017-12-27 18:10:12 -080044#pragma weak tegra_soc_cpu_standby
Varun Wadekara78bb1b2015-08-07 10:03:00 +053045#pragma weak tegra_soc_pwr_domain_suspend
46#pragma weak tegra_soc_pwr_domain_on
47#pragma weak tegra_soc_pwr_domain_off
48#pragma weak tegra_soc_pwr_domain_on_finish
Varun Wadekard22429d2016-03-18 14:35:28 -070049#pragma weak tegra_soc_pwr_domain_power_down_wfi
Varun Wadekar8b82fae2015-11-09 17:39:28 -080050#pragma weak tegra_soc_prepare_system_reset
Varun Wadekare5caeed2016-01-07 14:04:21 -080051#pragma weak tegra_soc_prepare_system_off
Varun Wadekarf2aa1be2016-06-07 12:00:06 -070052#pragma weak tegra_soc_get_target_pwr_state
Varun Wadekarb316e242015-05-19 16:48:04 +053053
Anthony Zhou85a8fa02017-03-22 14:42:42 +080054int32_t tegra_soc_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
Varun Wadekar99782e82017-07-05 17:44:12 -070055{
56 return PSCI_E_NOT_SUPPORTED;
57}
58
Varun Wadekarb3421ce2017-12-27 18:10:12 -080059int32_t tegra_soc_cpu_standby(plat_local_state_t cpu_state)
60{
61 (void)cpu_state;
62 return PSCI_E_SUCCESS;
63}
64
Anthony Zhou85a8fa02017-03-22 14:42:42 +080065int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053066{
Anthony Zhou85a8fa02017-03-22 14:42:42 +080067 (void)target_state;
Varun Wadekarb316e242015-05-19 16:48:04 +053068 return PSCI_E_NOT_SUPPORTED;
69}
70
Anthony Zhou85a8fa02017-03-22 14:42:42 +080071int32_t tegra_soc_pwr_domain_on(u_register_t mpidr)
Varun Wadekarb316e242015-05-19 16:48:04 +053072{
Anthony Zhou85a8fa02017-03-22 14:42:42 +080073 (void)mpidr;
Varun Wadekarb316e242015-05-19 16:48:04 +053074 return PSCI_E_SUCCESS;
75}
76
Anthony Zhou85a8fa02017-03-22 14:42:42 +080077int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053078{
Anthony Zhou85a8fa02017-03-22 14:42:42 +080079 (void)target_state;
Varun Wadekarb316e242015-05-19 16:48:04 +053080 return PSCI_E_SUCCESS;
81}
82
Anthony Zhou85a8fa02017-03-22 14:42:42 +080083int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +053084{
Anthony Zhou85a8fa02017-03-22 14:42:42 +080085 (void)target_state;
Varun Wadekarb316e242015-05-19 16:48:04 +053086 return PSCI_E_SUCCESS;
87}
88
Anthony Zhou85a8fa02017-03-22 14:42:42 +080089int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
Varun Wadekard22429d2016-03-18 14:35:28 -070090{
Anthony Zhou85a8fa02017-03-22 14:42:42 +080091 (void)target_state;
Varun Wadekard22429d2016-03-18 14:35:28 -070092 return PSCI_E_SUCCESS;
93}
94
Anthony Zhou85a8fa02017-03-22 14:42:42 +080095int32_t tegra_soc_prepare_system_reset(void)
Varun Wadekar8b82fae2015-11-09 17:39:28 -080096{
97 return PSCI_E_SUCCESS;
98}
99
Varun Wadekare5caeed2016-01-07 14:04:21 -0800100__dead2 void tegra_soc_prepare_system_off(void)
101{
102 ERROR("Tegra System Off: operation not handled.\n");
103 panic();
104}
105
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800106plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl,
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700107 const plat_local_state_t *states,
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800108 uint32_t ncpu)
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700109{
Varun Wadekar14eaede2016-09-01 14:51:59 -0700110 plat_local_state_t target = PLAT_MAX_OFF_STATE, temp;
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800111 uint32_t num_cpu = ncpu;
112 const plat_local_state_t *local_state = states;
113
114 (void)lvl;
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700115
Anthony Zhou4408e882017-07-07 14:29:51 +0800116 assert(ncpu != 0U);
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700117
118 do {
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800119 temp = *local_state;
120 if ((temp < target)) {
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700121 target = temp;
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800122 }
123 --num_cpu;
124 local_state++;
125 } while (num_cpu != 0U);
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700126
127 return target;
128}
129
Varun Wadekarb316e242015-05-19 16:48:04 +0530130/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530131 * This handler is called by the PSCI implementation during the `SYSTEM_SUSPEND`
132 * call to get the `power_state` parameter. This allows the platform to encode
133 * the appropriate State-ID field within the `power_state` parameter which can
134 * be utilized in `pwr_domain_suspend()` to suspend to system affinity level.
135******************************************************************************/
136void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530137{
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700138 /* all affinities use system suspend state id */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800139 for (uint32_t i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) {
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700140 req_state->pwr_domain_state[i] = PSTATE_ID_SOC_POWERDN;
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800141 }
Varun Wadekarb316e242015-05-19 16:48:04 +0530142}
143
144/*******************************************************************************
145 * Handler called when an affinity instance is about to enter standby.
146 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530147void tegra_cpu_standby(plat_local_state_t cpu_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530148{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800149 (void)cpu_state;
150
Varun Wadekarb3421ce2017-12-27 18:10:12 -0800151 /* Tegra SoC specific handler */
152 if (tegra_soc_cpu_standby(cpu_state) != PSCI_E_SUCCESS)
153 ERROR("%s failed\n", __func__);
154
Varun Wadekarb316e242015-05-19 16:48:04 +0530155 /*
156 * Enter standby state
157 * dsb is good practice before using wfi to enter low power states
158 */
159 dsb();
160 wfi();
161}
162
163/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530164 * Handler called when an affinity instance is about to be turned on. The
165 * level and mpidr determine the affinity instance.
166 ******************************************************************************/
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800167int32_t tegra_pwr_domain_on(u_register_t mpidr)
Varun Wadekarb316e242015-05-19 16:48:04 +0530168{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530169 return tegra_soc_pwr_domain_on(mpidr);
Varun Wadekarb316e242015-05-19 16:48:04 +0530170}
171
172/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530173 * Handler called when a power domain is about to be turned off. The
174 * target_state encodes the power state that each level should transition to.
Varun Wadekarb316e242015-05-19 16:48:04 +0530175 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530176void tegra_pwr_domain_off(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530177{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800178 (void)tegra_soc_pwr_domain_off(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530179}
180
181/*******************************************************************************
Varun Wadekard22429d2016-03-18 14:35:28 -0700182 * Handler called when a power domain is about to be suspended. The
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530183 * target_state encodes the power state that each level should transition to.
Varun Wadekar99782e82017-07-05 17:44:12 -0700184 * This handler is called with SMP and data cache enabled, when
185 * HW_ASSISTED_COHERENCY = 0
186 ******************************************************************************/
187void tegra_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
188{
189 tegra_soc_pwr_domain_suspend_pwrdown_early(target_state);
190}
191
192/*******************************************************************************
193 * Handler called when a power domain is about to be suspended. The
194 * target_state encodes the power state that each level should transition to.
Varun Wadekarb316e242015-05-19 16:48:04 +0530195 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530196void tegra_pwr_domain_suspend(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530197{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800198 (void)tegra_soc_pwr_domain_suspend(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530199
Varun Wadekara2c6be62016-08-01 22:16:21 -0700200 /* Disable console if we are entering deep sleep. */
201 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800202 PSTATE_ID_SOC_POWERDN) {
203 (void)console_uninit();
204 }
Varun Wadekara2c6be62016-08-01 22:16:21 -0700205
Varun Wadekarb316e242015-05-19 16:48:04 +0530206 /* disable GICC */
207 tegra_gic_cpuif_deactivate();
208}
209
210/*******************************************************************************
Varun Wadekard22429d2016-03-18 14:35:28 -0700211 * Handler called at the end of the power domain suspend sequence. The
212 * target_state encodes the power state that each level should transition to.
213 ******************************************************************************/
214__dead2 void tegra_pwr_domain_power_down_wfi(const psci_power_state_t
215 *target_state)
216{
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800217 uint8_t pwr_state = target_state->pwr_domain_state[PLAT_MAX_PWR_LVL];
218 uint64_t rmr_el3 = 0;
219
Varun Wadekard22429d2016-03-18 14:35:28 -0700220 /* call the chip's power down handler */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800221 (void)tegra_soc_pwr_domain_power_down_wfi(target_state);
Varun Wadekard22429d2016-03-18 14:35:28 -0700222
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800223 /*
224 * If we are in fake system suspend mode, ensure we start doing
225 * procedures that help in looping back towards system suspend exit
226 * instead of calling WFI by requesting a warm reset.
227 * Else, just call WFI to enter low power state.
228 */
229 if ((tegra_fake_system_suspend != 0U) &&
230 (pwr_state == (uint8_t)PSTATE_ID_SOC_POWERDN)) {
231
232 /* warm reboot */
233 rmr_el3 = read_rmr_el3();
234 write_rmr_el3(rmr_el3 | RMR_WARM_RESET_CPU);
235
236 } else {
237 /* enter power down state */
238 wfi();
239 }
Varun Wadekard22429d2016-03-18 14:35:28 -0700240
241 /* we can never reach here */
Varun Wadekard22429d2016-03-18 14:35:28 -0700242 panic();
243}
244
245/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530246 * Handler called when a power domain has just been powered on after
247 * being turned off earlier. The target_state encodes the low power state that
248 * each level has woken up from.
Varun Wadekarb316e242015-05-19 16:48:04 +0530249 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530250void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530251{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800252 const plat_params_from_bl2_t *plat_params;
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800253 uint32_t console_clock;
Varun Wadekarb316e242015-05-19 16:48:04 +0530254
255 /*
Varun Wadekarb316e242015-05-19 16:48:04 +0530256 * Initialize the GIC cpu and distributor interfaces
257 */
Varun Wadekarb7b45752015-12-28 14:55:41 -0800258 plat_gic_setup();
Varun Wadekarb316e242015-05-19 16:48:04 +0530259
260 /*
261 * Check if we are exiting from deep sleep.
262 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530263 if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
264 PSTATE_ID_SOC_POWERDN) {
Varun Wadekarb316e242015-05-19 16:48:04 +0530265
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800266 /*
267 * Reference clock used by the FPGAs is a lot slower.
268 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800269 if (tegra_platform_is_fpga()) {
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800270 console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
271 } else {
272 console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
273 }
274
Varun Wadekara2c6be62016-08-01 22:16:21 -0700275 /* Initialize the runtime console */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800276 if (tegra_console_base != 0ULL) {
277 (void)console_init(tegra_console_base, console_clock,
Harvey Hsieh9e083c72017-04-10 16:20:32 +0800278 TEGRA_CONSOLE_BAUDRATE);
Damon Duan777baa52016-11-07 19:37:50 +0800279 }
Varun Wadekara2c6be62016-08-01 22:16:21 -0700280
Varun Wadekarb316e242015-05-19 16:48:04 +0530281 /*
Varun Wadekar6eec6d62016-03-03 13:28:10 -0800282 * Restore Memory Controller settings as it loses state
283 * during system suspend.
Varun Wadekarb316e242015-05-19 16:48:04 +0530284 */
Varun Wadekar6eec6d62016-03-03 13:28:10 -0800285 tegra_memctrl_restore_settings();
Varun Wadekarb316e242015-05-19 16:48:04 +0530286
287 /*
288 * Security configuration to allow DRAM/device access.
289 */
290 plat_params = bl31_get_plat_params();
Varun Wadekar6bb62462015-10-06 12:49:31 +0530291 tegra_memctrl_tzdram_setup(plat_params->tzdram_base,
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800292 (uint32_t)plat_params->tzdram_size);
Varun Wadekard5f578a2016-06-01 19:34:37 -0700293
294 /*
295 * Set up the TZRAM memory aperture to allow only secure world
296 * access
297 */
298 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
Varun Wadekarb316e242015-05-19 16:48:04 +0530299 }
300
301 /*
302 * Reset hardware settings.
303 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800304 (void)tegra_soc_pwr_domain_on_finish(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530305}
306
307/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530308 * Handler called when a power domain has just been powered on after
309 * having been suspended earlier. The target_state encodes the low power state
310 * that each level has woken up from.
Varun Wadekarb316e242015-05-19 16:48:04 +0530311 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530312void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
Varun Wadekarb316e242015-05-19 16:48:04 +0530313{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530314 tegra_pwr_domain_on_finish(target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530315}
316
317/*******************************************************************************
318 * Handler called when the system wants to be powered off
319 ******************************************************************************/
320__dead2 void tegra_system_off(void)
321{
Varun Wadekare5caeed2016-01-07 14:04:21 -0800322 INFO("Powering down system...\n");
323
324 tegra_soc_prepare_system_off();
Varun Wadekarb316e242015-05-19 16:48:04 +0530325}
326
327/*******************************************************************************
328 * Handler called when the system wants to be restarted.
329 ******************************************************************************/
330__dead2 void tegra_system_reset(void)
331{
Varun Wadekare5caeed2016-01-07 14:04:21 -0800332 INFO("Restarting system...\n");
333
Varun Wadekar8b82fae2015-11-09 17:39:28 -0800334 /* per-SoC system reset handler */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800335 (void)tegra_soc_prepare_system_reset();
Varun Wadekar8b82fae2015-11-09 17:39:28 -0800336
Varun Wadekarb316e242015-05-19 16:48:04 +0530337 /*
338 * Program the PMC in order to restart the system.
339 */
340 tegra_pmc_system_reset();
341}
342
343/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530344 * Handler called to check the validity of the power state parameter.
345 ******************************************************************************/
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800346int32_t tegra_validate_power_state(uint32_t power_state,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530347 psci_power_state_t *req_state)
348{
Anthony Zhou4408e882017-07-07 14:29:51 +0800349 assert(req_state != NULL);
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530350
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530351 return tegra_soc_validate_power_state(power_state, req_state);
352}
353
354/*******************************************************************************
355 * Platform handler called to check the validity of the non secure entrypoint.
356 ******************************************************************************/
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800357int32_t tegra_validate_ns_entrypoint(uintptr_t entrypoint)
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530358{
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800359 int32_t ret = PSCI_E_INVALID_ADDRESS;
360
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530361 /*
362 * Check if the non secure entrypoint lies within the non
363 * secure DRAM.
364 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800365 if ((entrypoint >= TEGRA_DRAM_BASE) && (entrypoint <= TEGRA_DRAM_END)) {
366 ret = PSCI_E_SUCCESS;
367 }
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530368
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800369 return ret;
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530370}
371
372/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530373 * Export the platform handlers to enable psci to invoke them
374 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530375static const plat_psci_ops_t tegra_plat_psci_ops = {
376 .cpu_standby = tegra_cpu_standby,
377 .pwr_domain_on = tegra_pwr_domain_on,
378 .pwr_domain_off = tegra_pwr_domain_off,
Varun Wadekar99782e82017-07-05 17:44:12 -0700379 .pwr_domain_suspend_pwrdown_early = tegra_pwr_domain_suspend_pwrdown_early,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530380 .pwr_domain_suspend = tegra_pwr_domain_suspend,
381 .pwr_domain_on_finish = tegra_pwr_domain_on_finish,
382 .pwr_domain_suspend_finish = tegra_pwr_domain_suspend_finish,
Varun Wadekard22429d2016-03-18 14:35:28 -0700383 .pwr_domain_pwr_down_wfi = tegra_pwr_domain_power_down_wfi,
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530384 .system_off = tegra_system_off,
385 .system_reset = tegra_system_reset,
386 .validate_power_state = tegra_validate_power_state,
387 .validate_ns_entrypoint = tegra_validate_ns_entrypoint,
388 .get_sys_suspend_power_state = tegra_get_sys_suspend_power_state,
Varun Wadekarb316e242015-05-19 16:48:04 +0530389};
390
391/*******************************************************************************
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530392 * Export the platform specific power ops and initialize Power Controller
Varun Wadekarb316e242015-05-19 16:48:04 +0530393 ******************************************************************************/
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530394int plat_setup_psci_ops(uintptr_t sec_entrypoint,
395 const plat_psci_ops_t **psci_ops)
Varun Wadekarb316e242015-05-19 16:48:04 +0530396{
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530397 psci_power_state_t target_state = { { PSCI_LOCAL_STATE_RUN } };
398
399 /*
400 * Flush entrypoint variable to PoC since it will be
401 * accessed after a reset with the caches turned off.
402 */
403 tegra_sec_entry_point = sec_entrypoint;
404 flush_dcache_range((uint64_t)&tegra_sec_entry_point, sizeof(uint64_t));
405
Varun Wadekarb316e242015-05-19 16:48:04 +0530406 /*
407 * Reset hardware settings.
408 */
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800409 (void)tegra_soc_pwr_domain_on_finish(&target_state);
Varun Wadekarb316e242015-05-19 16:48:04 +0530410
411 /*
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530412 * Initialize PSCI ops struct
Varun Wadekarb316e242015-05-19 16:48:04 +0530413 */
Varun Wadekara78bb1b2015-08-07 10:03:00 +0530414 *psci_ops = &tegra_plat_psci_ops;
Varun Wadekarb316e242015-05-19 16:48:04 +0530415
416 return 0;
417}
Varun Wadekar24975392016-05-05 14:13:30 -0700418
419/*******************************************************************************
420 * Platform handler to calculate the proper target power level at the
421 * specified affinity level
422 ******************************************************************************/
423plat_local_state_t plat_get_target_pwr_state(unsigned int lvl,
424 const plat_local_state_t *states,
425 unsigned int ncpu)
426{
Varun Wadekarf2aa1be2016-06-07 12:00:06 -0700427 return tegra_soc_get_target_pwr_state(lvl, states, ncpu);
Varun Wadekar24975392016-05-05 14:13:30 -0700428}