blob: ab0e4ff2cc3202e12ea11ea8e6fc762bc65ae52e [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Manish V Badarkhefc0b8532022-02-22 14:45:43 +00002 * Copyright (c) 2015-2022, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01006#ifndef ARM_DEF_H
7#define ARM_DEF_H
Dan Handley9df48042015-03-19 18:58:55 +00008
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009#include <arch.h>
10#include <common/interrupt_props.h>
11#include <common/tbbr/tbbr_img_def.h>
12#include <drivers/arm/gic_common.h>
13#include <lib/utils_def.h>
14#include <lib/xlat_tables/xlat_tables_defs.h>
Manish V Badarkhe55861512020-03-27 13:25:51 +000015#include <plat/arm/common/smccc_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <plat/common/common_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000017
18/******************************************************************************
19 * Definitions common to all ARM standard platforms
20 *****************************************************************************/
21
Max Shvetsov06dba292019-12-06 11:50:12 +000022/*
23 * Root of trust key hash lengths
24 */
25#define ARM_ROTPK_HEADER_LEN 19
26#define ARM_ROTPK_HASH_LEN 32
27
Juan Castillo7d199412015-12-14 09:35:25 +000028/* Special value used to verify platform parameters from BL2 to BL31 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000029#define ARM_BL31_PLAT_PARAM_VAL ULL(0x0f1e2d3c4b5a6978)
Dan Handley9df48042015-03-19 18:58:55 +000030
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060031#define ARM_SYSTEM_COUNT U(1)
Dan Handley9df48042015-03-19 18:58:55 +000032
33#define ARM_CACHE_WRITEBACK_SHIFT 6
34
Soby Mathewfec4eb72015-07-01 16:16:20 +010035/*
36 * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels. The
37 * power levels have a 1:1 mapping with the MPIDR affinity levels.
38 */
39#define ARM_PWR_LVL0 MPIDR_AFFLVL0
40#define ARM_PWR_LVL1 MPIDR_AFFLVL1
Soby Mathewa869de12015-05-08 10:18:59 +010041#define ARM_PWR_LVL2 MPIDR_AFFLVL2
Chandni Cherukuri9ec4a112018-10-16 14:42:19 +053042#define ARM_PWR_LVL3 MPIDR_AFFLVL3
Soby Mathewfec4eb72015-07-01 16:16:20 +010043
44/*
45 * Macros for local power states in ARM platforms encoded by State-ID field
46 * within the power-state parameter.
47 */
48/* Local power state for power domains in Run state. */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010049#define ARM_LOCAL_STATE_RUN U(0)
Soby Mathewfec4eb72015-07-01 16:16:20 +010050/* Local power state for retention. Valid only for CPU power domains */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010051#define ARM_LOCAL_STATE_RET U(1)
Soby Mathewfec4eb72015-07-01 16:16:20 +010052/* Local power state for OFF/power-down. Valid for CPU and cluster power
53 domains */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010054#define ARM_LOCAL_STATE_OFF U(2)
Soby Mathewfec4eb72015-07-01 16:16:20 +010055
Dan Handley9df48042015-03-19 18:58:55 +000056/* Memory location options for TSP */
57#define ARM_TRUSTED_SRAM_ID 0
58#define ARM_TRUSTED_DRAM_ID 1
59#define ARM_DRAM_ID 2
60
Gary Morrison3d7f6542021-01-27 13:08:47 -060061#ifdef PLAT_ARM_TRUSTED_SRAM_BASE
laurenw-arm7c7b1982020-10-21 13:34:40 -050062#define ARM_TRUSTED_SRAM_BASE PLAT_ARM_TRUSTED_SRAM_BASE
63#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +010064#define ARM_TRUSTED_SRAM_BASE UL(0x04000000)
Gary Morrison3d7f6542021-01-27 13:08:47 -060065#endif /* PLAT_ARM_TRUSTED_SRAM_BASE */
laurenw-arm7c7b1982020-10-21 13:34:40 -050066
Dan Handley9df48042015-03-19 18:58:55 +000067#define ARM_SHARED_RAM_BASE ARM_TRUSTED_SRAM_BASE
Antonio Nino Diaz5f475792018-10-15 14:58:11 +010068#define ARM_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */
Dan Handley9df48042015-03-19 18:58:55 +000069
70/* The remaining Trusted SRAM is used to load the BL images */
71#define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + \
72 ARM_SHARED_RAM_SIZE)
73#define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \
74 ARM_SHARED_RAM_SIZE)
75
76/*
Zelalem Awekec43c5632021-07-12 23:41:05 -050077 * The top 16MB (or 64MB if RME is enabled) of DRAM1 is configured as
78 * follows:
Dan Handley9df48042015-03-19 18:58:55 +000079 * - SCP TZC DRAM: If present, DRAM reserved for SCP use
Zelalem Awekec43c5632021-07-12 23:41:05 -050080 * - L1 GPT DRAM: Reserved for L1 GPT if RME is enabled
81 * - REALM DRAM: Reserved for Realm world if RME is enabled
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +000082 * - TF-A <-> RMM SHARED: Area shared for communication between TF-A and RMM
Dan Handley9df48042015-03-19 18:58:55 +000083 * - AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
Zelalem Awekec43c5632021-07-12 23:41:05 -050084 *
johpow019d134022021-06-16 17:57:28 -050085 * RME enabled(64MB) RME not enabled(16MB)
86 * -------------------- -------------------
87 * | | | |
88 * | AP TZC (~28MB) | | AP TZC (~14MB) |
89 * -------------------- -------------------
90 * | | | |
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +000091 * | REALM (RMM) | | EL3 TZC (2MB) |
92 * | (32MB - 4KB) | -------------------
93 * -------------------- | |
94 * | | | SCP TZC |
95 * | TF-A <-> RMM | 0xFFFF_FFFF-------------------
96 * | SHARED (4KB) |
97 * --------------------
98 * | |
99 * | EL3 TZC (3MB) |
100 * --------------------
johpow019d134022021-06-16 17:57:28 -0500101 * | L1 GPT + SCP TZC |
102 * | (~1MB) |
Zelalem Awekec43c5632021-07-12 23:41:05 -0500103 * 0xFFFF_FFFF --------------------
Dan Handley9df48042015-03-19 18:58:55 +0000104 */
Zelalem Awekec43c5632021-07-12 23:41:05 -0500105#if ENABLE_RME
106#define ARM_TZC_DRAM1_SIZE UL(0x04000000) /* 64MB */
107/*
108 * Define a region within the TZC secured DRAM for use by EL3 runtime
109 * firmware. This region is meant to be NOLOAD and will not be zero
110 * initialized. Data sections with the attribute `arm_el3_tzc_dram` will be
111 * placed here. 3MB region is reserved if RME is enabled, 2MB otherwise.
112 */
113#define ARM_EL3_TZC_DRAM1_SIZE UL(0x00300000) /* 3MB */
114#define ARM_L1_GPT_SIZE UL(0x00100000) /* 1MB */
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000115
116/* 32MB - ARM_EL3_RMM_SHARED_SIZE */
117#define ARM_REALM_SIZE (UL(0x02000000) - \
118 ARM_EL3_RMM_SHARED_SIZE)
119#define ARM_EL3_RMM_SHARED_SIZE (PAGE_SIZE) /* 4KB */
Zelalem Awekec43c5632021-07-12 23:41:05 -0500120#else
121#define ARM_TZC_DRAM1_SIZE UL(0x01000000) /* 16MB */
122#define ARM_EL3_TZC_DRAM1_SIZE UL(0x00200000) /* 2MB */
123#define ARM_L1_GPT_SIZE UL(0)
124#define ARM_REALM_SIZE UL(0)
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000125#define ARM_EL3_RMM_SHARED_SIZE UL(0)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500126#endif /* ENABLE_RME */
Dan Handley9df48042015-03-19 18:58:55 +0000127
128#define ARM_SCP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500129 ARM_DRAM1_SIZE - \
130 (ARM_SCP_TZC_DRAM1_SIZE + \
131 ARM_L1_GPT_SIZE))
Dan Handley9df48042015-03-19 18:58:55 +0000132#define ARM_SCP_TZC_DRAM1_SIZE PLAT_ARM_SCP_TZC_DRAM1_SIZE
133#define ARM_SCP_TZC_DRAM1_END (ARM_SCP_TZC_DRAM1_BASE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500134 ARM_SCP_TZC_DRAM1_SIZE - 1U)
135#if ENABLE_RME
136#define ARM_L1_GPT_ADDR_BASE (ARM_DRAM1_BASE + \
137 ARM_DRAM1_SIZE - \
138 ARM_L1_GPT_SIZE)
139#define ARM_L1_GPT_END (ARM_L1_GPT_ADDR_BASE + \
140 ARM_L1_GPT_SIZE - 1U)
Dan Handley9df48042015-03-19 18:58:55 +0000141
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000142#define ARM_REALM_BASE (ARM_EL3_RMM_SHARED_BASE - \
143 ARM_REALM_SIZE)
144
Zelalem Awekec43c5632021-07-12 23:41:05 -0500145#define ARM_REALM_END (ARM_REALM_BASE + ARM_REALM_SIZE - 1U)
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000146
147#define ARM_EL3_RMM_SHARED_BASE (ARM_DRAM1_BASE + \
148 ARM_DRAM1_SIZE - \
149 (ARM_SCP_TZC_DRAM1_SIZE + \
150 ARM_L1_GPT_SIZE + \
151 ARM_EL3_RMM_SHARED_SIZE + \
152 ARM_EL3_TZC_DRAM1_SIZE))
153
154#define ARM_EL3_RMM_SHARED_END (ARM_EL3_RMM_SHARED_BASE + \
155 ARM_EL3_RMM_SHARED_SIZE - 1U)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500156#endif /* ENABLE_RME */
157
158#define ARM_EL3_TZC_DRAM1_BASE (ARM_SCP_TZC_DRAM1_BASE - \
159 ARM_EL3_TZC_DRAM1_SIZE)
Soby Mathew3b5156e2017-10-05 12:27:33 +0100160#define ARM_EL3_TZC_DRAM1_END (ARM_EL3_TZC_DRAM1_BASE + \
Alexei Fedorovc7176172020-07-13 12:11:05 +0100161 ARM_EL3_TZC_DRAM1_SIZE - 1U)
Soby Mathew3b5156e2017-10-05 12:27:33 +0100162
Dan Handley9df48042015-03-19 18:58:55 +0000163#define ARM_AP_TZC_DRAM1_BASE (ARM_DRAM1_BASE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500164 ARM_DRAM1_SIZE - \
165 ARM_TZC_DRAM1_SIZE)
Dan Handley9df48042015-03-19 18:58:55 +0000166#define ARM_AP_TZC_DRAM1_SIZE (ARM_TZC_DRAM1_SIZE - \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500167 (ARM_SCP_TZC_DRAM1_SIZE + \
168 ARM_EL3_TZC_DRAM1_SIZE + \
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000169 ARM_EL3_RMM_SHARED_SIZE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500170 ARM_REALM_SIZE + \
171 ARM_L1_GPT_SIZE))
Dan Handley9df48042015-03-19 18:58:55 +0000172#define ARM_AP_TZC_DRAM1_END (ARM_AP_TZC_DRAM1_BASE + \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500173 ARM_AP_TZC_DRAM1_SIZE - 1U)
Dan Handley9df48042015-03-19 18:58:55 +0000174
Soby Mathew7e4d6652017-05-10 11:50:30 +0100175/* Define the Access permissions for Secure peripherals to NS_DRAM */
176#if ARM_CRYPTOCELL_INTEG
177/*
178 * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
179 * This is required by CryptoCell to authenticate BL33 which is loaded
180 * into the Non Secure DDR.
181 */
182#define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_RD
183#else
184#define ARM_TZC_NS_DRAM_S_ACCESS TZC_REGION_S_NONE
185#endif
186
Summer Qin9db8f2e2017-04-24 16:49:28 +0100187#ifdef SPD_opteed
188/*
Jens Wiklanderae73b162017-08-24 15:39:09 +0200189 * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
190 * load/authenticate the trusted os extra image. The first 512KB of
191 * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
192 * for OPTEE is paged image which only include the paging part using
193 * virtual memory but without "init" data. OPTEE will copy the "init" data
194 * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
195 * extra image behind the "init" data.
Summer Qin9db8f2e2017-04-24 16:49:28 +0100196 */
Jens Wiklanderae73b162017-08-24 15:39:09 +0200197#define ARM_OPTEE_PAGEABLE_LOAD_BASE (ARM_AP_TZC_DRAM1_BASE + \
198 ARM_AP_TZC_DRAM1_SIZE - \
199 ARM_OPTEE_PAGEABLE_LOAD_SIZE)
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100200#define ARM_OPTEE_PAGEABLE_LOAD_SIZE UL(0x400000)
Summer Qin9db8f2e2017-04-24 16:49:28 +0100201#define ARM_OPTEE_PAGEABLE_LOAD_MEM MAP_REGION_FLAT( \
202 ARM_OPTEE_PAGEABLE_LOAD_BASE, \
203 ARM_OPTEE_PAGEABLE_LOAD_SIZE, \
204 MT_MEMORY | MT_RW | MT_SECURE)
Soby Mathew874fc9e2017-09-01 13:43:50 +0100205
206/*
207 * Map the memory for the OP-TEE core (also known as OP-TEE pager when paging
208 * support is enabled).
209 */
210#define ARM_MAP_OPTEE_CORE_MEM MAP_REGION_FLAT( \
211 BL32_BASE, \
212 BL32_LIMIT - BL32_BASE, \
213 MT_MEMORY | MT_RW | MT_SECURE)
Summer Qin9db8f2e2017-04-24 16:49:28 +0100214#endif /* SPD_opteed */
Dan Handley9df48042015-03-19 18:58:55 +0000215
216#define ARM_NS_DRAM1_BASE ARM_DRAM1_BASE
217#define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \
218 ARM_TZC_DRAM1_SIZE)
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000219
Dan Handley9df48042015-03-19 18:58:55 +0000220#define ARM_NS_DRAM1_END (ARM_NS_DRAM1_BASE + \
Alexei Fedorovc7176172020-07-13 12:11:05 +0100221 ARM_NS_DRAM1_SIZE - 1U)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600222#ifdef PLAT_ARM_DRAM1_BASE
laurenw-arm7c7b1982020-10-21 13:34:40 -0500223#define ARM_DRAM1_BASE PLAT_ARM_DRAM1_BASE
224#else
Sandrine Bailleux6c32fc72018-10-31 14:28:17 +0100225#define ARM_DRAM1_BASE ULL(0x80000000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600226#endif /* PLAT_ARM_DRAM1_BASE */
laurenw-arm7c7b1982020-10-21 13:34:40 -0500227
Sandrine Bailleux6c32fc72018-10-31 14:28:17 +0100228#define ARM_DRAM1_SIZE ULL(0x80000000)
Dan Handley9df48042015-03-19 18:58:55 +0000229#define ARM_DRAM1_END (ARM_DRAM1_BASE + \
Alexei Fedorovc7176172020-07-13 12:11:05 +0100230 ARM_DRAM1_SIZE - 1U)
Dan Handley9df48042015-03-19 18:58:55 +0000231
Sami Mujawara43ae7c2019-05-09 13:35:02 +0100232#define ARM_DRAM2_BASE PLAT_ARM_DRAM2_BASE
Dan Handley9df48042015-03-19 18:58:55 +0000233#define ARM_DRAM2_SIZE PLAT_ARM_DRAM2_SIZE
234#define ARM_DRAM2_END (ARM_DRAM2_BASE + \
Alexei Fedorovc7176172020-07-13 12:11:05 +0100235 ARM_DRAM2_SIZE - 1U)
Dan Handley9df48042015-03-19 18:58:55 +0000236
237#define ARM_IRQ_SEC_PHY_TIMER 29
238
239#define ARM_IRQ_SEC_SGI_0 8
240#define ARM_IRQ_SEC_SGI_1 9
241#define ARM_IRQ_SEC_SGI_2 10
242#define ARM_IRQ_SEC_SGI_3 11
243#define ARM_IRQ_SEC_SGI_4 12
244#define ARM_IRQ_SEC_SGI_5 13
245#define ARM_IRQ_SEC_SGI_6 14
246#define ARM_IRQ_SEC_SGI_7 15
247
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000248/*
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100249 * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
250 * terminology. On a GICv2 system or mode, the lists will be merged and treated
251 * as Group 0 interrupts.
252 */
253#define ARM_G1S_IRQ_PROPS(grp) \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100254 INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100255 GIC_INTR_CFG_LEVEL), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100256 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100257 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100258 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100259 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100260 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100261 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100262 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100263 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100264 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100265 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100266 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100267 GIC_INTR_CFG_EDGE)
268
269#define ARM_G0_IRQ_PROPS(grp) \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100270 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, PLAT_SDEI_NORMAL_PRI, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100271 GIC_INTR_CFG_EDGE), \
Antonio Nino Diaze590fd52018-08-21 09:42:26 +0100272 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100273 GIC_INTR_CFG_EDGE)
274
johpow019d134022021-06-16 17:57:28 -0500275#define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \
276 ARM_SHARED_RAM_BASE, \
277 ARM_SHARED_RAM_SIZE, \
278 MT_DEVICE | MT_RW | EL3_PAS)
Dan Handley9df48042015-03-19 18:58:55 +0000279
johpow019d134022021-06-16 17:57:28 -0500280#define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \
281 ARM_NS_DRAM1_BASE, \
282 ARM_NS_DRAM1_SIZE, \
283 MT_MEMORY | MT_RW | MT_NS)
Dan Handley9df48042015-03-19 18:58:55 +0000284
johpow019d134022021-06-16 17:57:28 -0500285#define ARM_MAP_DRAM2 MAP_REGION_FLAT( \
286 ARM_DRAM2_BASE, \
287 ARM_DRAM2_SIZE, \
288 MT_MEMORY | MT_RW | MT_NS)
Roberto Vargasf8fda102017-08-08 11:27:20 +0100289
johpow019d134022021-06-16 17:57:28 -0500290#define ARM_MAP_TSP_SEC_MEM MAP_REGION_FLAT( \
291 TSP_SEC_MEM_BASE, \
292 TSP_SEC_MEM_SIZE, \
293 MT_MEMORY | MT_RW | MT_SECURE)
Dan Handley9df48042015-03-19 18:58:55 +0000294
David Wang0ba499f2016-03-07 11:02:57 +0800295#if ARM_BL31_IN_DRAM
johpow019d134022021-06-16 17:57:28 -0500296#define ARM_MAP_BL31_SEC_DRAM MAP_REGION_FLAT( \
297 BL31_BASE, \
298 PLAT_ARM_MAX_BL31_SIZE, \
299 MT_MEMORY | MT_RW | MT_SECURE)
David Wang0ba499f2016-03-07 11:02:57 +0800300#endif
Dan Handley9df48042015-03-19 18:58:55 +0000301
johpow019d134022021-06-16 17:57:28 -0500302#define ARM_MAP_EL3_TZC_DRAM MAP_REGION_FLAT( \
303 ARM_EL3_TZC_DRAM1_BASE, \
304 ARM_EL3_TZC_DRAM1_SIZE, \
305 MT_MEMORY | MT_RW | EL3_PAS)
Soby Mathew3b5156e2017-10-05 12:27:33 +0100306
johpow019d134022021-06-16 17:57:28 -0500307#define ARM_MAP_TRUSTED_DRAM MAP_REGION_FLAT( \
308 PLAT_ARM_TRUSTED_DRAM_BASE, \
309 PLAT_ARM_TRUSTED_DRAM_SIZE, \
310 MT_MEMORY | MT_RW | MT_SECURE)
Achin Guptae97351d2019-10-11 15:15:19 +0100311
Zelalem Awekec43c5632021-07-12 23:41:05 -0500312#if ENABLE_RME
Soby Mathew0338e9e2022-07-06 16:01:40 +0100313/*
314 * We add the EL3_RMM_SHARED size to RMM mapping to map the region as a block.
315 * Else we end up requiring more pagetables in BL2 for ROMLIB build.
316 */
johpow019d134022021-06-16 17:57:28 -0500317#define ARM_MAP_RMM_DRAM MAP_REGION_FLAT( \
318 PLAT_ARM_RMM_BASE, \
Soby Mathew0338e9e2022-07-06 16:01:40 +0100319 (PLAT_ARM_RMM_SIZE + \
320 ARM_EL3_RMM_SHARED_SIZE), \
johpow019d134022021-06-16 17:57:28 -0500321 MT_MEMORY | MT_RW | MT_REALM)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500322
323
johpow019d134022021-06-16 17:57:28 -0500324#define ARM_MAP_GPT_L1_DRAM MAP_REGION_FLAT( \
325 ARM_L1_GPT_ADDR_BASE, \
326 ARM_L1_GPT_SIZE, \
327 MT_MEMORY | MT_RW | EL3_PAS)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500328
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000329#define ARM_MAP_EL3_RMM_SHARED_MEM \
330 MAP_REGION_FLAT( \
331 ARM_EL3_RMM_SHARED_BASE, \
332 ARM_EL3_RMM_SHARED_SIZE, \
333 MT_MEMORY | MT_RW | MT_REALM)
334
Zelalem Awekec43c5632021-07-12 23:41:05 -0500335#endif /* ENABLE_RME */
Achin Guptae97351d2019-10-11 15:15:19 +0100336
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100337/*
John Tsichritzisc34341a2018-07-30 13:41:52 +0100338 * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to
339 * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides
340 * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order
341 * to be able to access the heap.
342 */
343#define ARM_MAP_BL1_RW MAP_REGION_FLAT( \
344 BL1_RW_BASE, \
345 BL1_RW_LIMIT - BL1_RW_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500346 MT_MEMORY | MT_RW | EL3_PAS)
John Tsichritzisc34341a2018-07-30 13:41:52 +0100347
348/*
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100349 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
350 * otherwise one region is defined containing both.
351 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100352#if SEPARATE_CODE_AND_RODATA
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100353#define ARM_MAP_BL_RO MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100354 BL_CODE_BASE, \
355 BL_CODE_END - BL_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500356 MT_CODE | EL3_PAS), \
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100357 MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100358 BL_RO_DATA_BASE, \
359 BL_RO_DATA_END \
360 - BL_RO_DATA_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500361 MT_RO_DATA | EL3_PAS)
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100362#else
363#define ARM_MAP_BL_RO MAP_REGION_FLAT( \
364 BL_CODE_BASE, \
365 BL_CODE_END - BL_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500366 MT_CODE | EL3_PAS)
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100367#endif
368#if USE_COHERENT_MEM
369#define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT( \
370 BL_COHERENT_RAM_BASE, \
371 BL_COHERENT_RAM_END \
372 - BL_COHERENT_RAM_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500373 MT_DEVICE | MT_RW | EL3_PAS)
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100374#endif
Roberto Vargase3adc372018-05-23 09:27:06 +0100375#if USE_ROMLIB
376#define ARM_MAP_ROMLIB_CODE MAP_REGION_FLAT( \
377 ROMLIB_RO_BASE, \
378 ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,\
Zelalem Aweke65e92632021-07-12 22:33:55 -0500379 MT_CODE | EL3_PAS)
Roberto Vargase3adc372018-05-23 09:27:06 +0100380
381#define ARM_MAP_ROMLIB_DATA MAP_REGION_FLAT( \
382 ROMLIB_RW_BASE, \
383 ROMLIB_RW_END - ROMLIB_RW_BASE,\
Zelalem Aweke65e92632021-07-12 22:33:55 -0500384 MT_MEMORY | MT_RW | EL3_PAS)
Roberto Vargase3adc372018-05-23 09:27:06 +0100385#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100386
Dan Handley9df48042015-03-19 18:58:55 +0000387/*
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100388 * Map mem_protect flash region with read and write permissions
389 */
390#define ARM_V2M_MAP_MEM_PROTECT MAP_REGION_FLAT(PLAT_ARM_MEM_PROT_ADDR, \
391 V2M_FLASH_BLOCK_SIZE, \
392 MT_DEVICE | MT_RW | MT_SECURE)
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100393/*
394 * Map the region for device tree configuration with read and write permissions
395 */
396#define ARM_MAP_BL_CONFIG_REGION MAP_REGION_FLAT(ARM_BL_RAM_BASE, \
397 (ARM_FW_CONFIGS_LIMIT \
398 - ARM_BL_RAM_BASE), \
Zelalem Aweke65e92632021-07-12 22:33:55 -0500399 MT_MEMORY | MT_RW | EL3_PAS)
Zelalem Awekec43c5632021-07-12 23:41:05 -0500400/*
401 * Map L0_GPT with read and write permissions
402 */
403#if ENABLE_RME
404#define ARM_MAP_L0_GPT_REGION MAP_REGION_FLAT(ARM_L0_GPT_ADDR_BASE, \
405 ARM_L0_GPT_SIZE, \
406 MT_MEMORY | MT_RW | MT_ROOT)
407#endif
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100408
409/*
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100410 * The max number of regions like RO(code), coherent and data required by
Dan Handley9df48042015-03-19 18:58:55 +0000411 * different BL stages which need to be mapped in the MMU.
412 */
Manish V Badarkhefc0b8532022-02-22 14:45:43 +0000413#define ARM_BL_REGIONS 7
Dan Handley9df48042015-03-19 18:58:55 +0000414
415#define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \
416 ARM_BL_REGIONS)
417
418/* Memory mapped Generic timer interfaces */
Gary Morrison3d7f6542021-01-27 13:08:47 -0600419#ifdef PLAT_ARM_SYS_CNTCTL_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600420#define ARM_SYS_CNTCTL_BASE PLAT_ARM_SYS_CNTCTL_BASE
Gary Morrison3d7f6542021-01-27 13:08:47 -0600421#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100422#define ARM_SYS_CNTCTL_BASE UL(0x2a430000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600423#endif
424
425#ifdef PLAT_ARM_SYS_CNTREAD_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600426#define ARM_SYS_CNTREAD_BASE PLAT_ARM_SYS_CNTREAD_BASE
Gary Morrison3d7f6542021-01-27 13:08:47 -0600427#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100428#define ARM_SYS_CNTREAD_BASE UL(0x2a800000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600429#endif
430
431#ifdef PLAT_ARM_SYS_TIMCTL_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600432#define ARM_SYS_TIMCTL_BASE PLAT_ARM_SYS_TIMCTL_BASE
Gary Morrison3d7f6542021-01-27 13:08:47 -0600433#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100434#define ARM_SYS_TIMCTL_BASE UL(0x2a810000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600435#endif
436
437#ifdef PLAT_ARM_SYS_CNT_BASE_S
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600438#define ARM_SYS_CNT_BASE_S PLAT_ARM_SYS_CNT_BASE_S
Gary Morrison3d7f6542021-01-27 13:08:47 -0600439#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100440#define ARM_SYS_CNT_BASE_S UL(0x2a820000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600441#endif
442
443#ifdef PLAT_ARM_SYS_CNT_BASE_NS
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600444#define ARM_SYS_CNT_BASE_NS PLAT_ARM_SYS_CNT_BASE_NS
Gary Morrison3d7f6542021-01-27 13:08:47 -0600445#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100446#define ARM_SYS_CNT_BASE_NS UL(0x2a830000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600447#endif
Dan Handley9df48042015-03-19 18:58:55 +0000448
449#define ARM_CONSOLE_BAUDRATE 115200
450
Juan Castillob6132f12015-10-06 14:01:35 +0100451/* Trusted Watchdog constants */
Gary Morrison3d7f6542021-01-27 13:08:47 -0600452#ifdef PLAT_ARM_SP805_TWDG_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600453#define ARM_SP805_TWDG_BASE PLAT_ARM_SP805_TWDG_BASE
Gary Morrison3d7f6542021-01-27 13:08:47 -0600454#else
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100455#define ARM_SP805_TWDG_BASE UL(0x2a490000)
Gary Morrison3d7f6542021-01-27 13:08:47 -0600456#endif
Juan Castillob6132f12015-10-06 14:01:35 +0100457#define ARM_SP805_TWDG_CLK_HZ 32768
458/* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
459 * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
460#define ARM_TWDG_TIMEOUT_SEC 128
461#define ARM_TWDG_LOAD_VAL (ARM_SP805_TWDG_CLK_HZ * \
462 ARM_TWDG_TIMEOUT_SEC)
463
Dan Handley9df48042015-03-19 18:58:55 +0000464/******************************************************************************
465 * Required platform porting definitions common to all ARM standard platforms
466 *****************************************************************************/
467
Roberto Vargasf8fda102017-08-08 11:27:20 +0100468/*
Soby Mathewfec4eb72015-07-01 16:16:20 +0100469 * This macro defines the deepest retention state possible. A higher state
470 * id will represent an invalid or a power down state.
471 */
472#define PLAT_MAX_RET_STATE ARM_LOCAL_STATE_RET
473
474/*
475 * This macro defines the deepest power down states possible. Any state ID
476 * higher than this is invalid.
477 */
478#define PLAT_MAX_OFF_STATE ARM_LOCAL_STATE_OFF
479
Dan Handley9df48042015-03-19 18:58:55 +0000480/*
481 * Some data must be aligned on the biggest cache line size in the platform.
482 * This is known only to the platform as it might have a combination of
483 * integrated and external caches.
484 */
Antonio Nino Diaz5f475792018-10-15 14:58:11 +0100485#define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT)
Dan Handley9df48042015-03-19 18:58:55 +0000486
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000487/*
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100488 * To enable FW_CONFIG to be loaded by BL1, define the corresponding base
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000489 * and limit. Leave enough space of BL2 meminfo.
490 */
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100491#define ARM_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t))
Manish V Badarkhe0bafa822020-06-29 11:14:07 +0100492#define ARM_FW_CONFIG_LIMIT ((ARM_BL_RAM_BASE + PAGE_SIZE) \
493 + (PAGE_SIZE / 2U))
Sathees Balya90950092018-11-15 14:22:30 +0000494
495/*
496 * Boot parameters passed from BL2 to BL31/BL32 are stored here
497 */
Manish V Badarkhe0bafa822020-06-29 11:14:07 +0100498#define ARM_BL2_MEM_DESC_BASE (ARM_FW_CONFIG_LIMIT)
499#define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE \
500 + (PAGE_SIZE / 2U))
Sathees Balya90950092018-11-15 14:22:30 +0000501
502/*
503 * Define limit of firmware configuration memory:
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100504 * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory
Sathees Balya90950092018-11-15 14:22:30 +0000505 */
Manish V Badarkhefbf1fd22020-06-09 11:31:17 +0100506#define ARM_FW_CONFIGS_LIMIT (ARM_BL_RAM_BASE + (PAGE_SIZE * 2))
Dan Handley9df48042015-03-19 18:58:55 +0000507
Zelalem Awekec43c5632021-07-12 23:41:05 -0500508#if ENABLE_RME
509/*
510 * Store the L0 GPT on Trusted SRAM next to firmware
511 * configuration memory, 4KB aligned.
512 */
513#define ARM_L0_GPT_SIZE (PAGE_SIZE)
514#define ARM_L0_GPT_ADDR_BASE (ARM_FW_CONFIGS_LIMIT)
515#define ARM_L0_GPT_LIMIT (ARM_L0_GPT_ADDR_BASE + ARM_L0_GPT_SIZE)
516#else
517#define ARM_L0_GPT_SIZE U(0)
518#endif
519
Dan Handley9df48042015-03-19 18:58:55 +0000520/*******************************************************************************
521 * BL1 specific defines.
522 * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
523 * addresses.
524 ******************************************************************************/
525#define BL1_RO_BASE PLAT_ARM_TRUSTED_ROM_BASE
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600526#ifdef PLAT_BL1_RO_LIMIT
527#define BL1_RO_LIMIT PLAT_BL1_RO_LIMIT
528#else
Dan Handley9df48042015-03-19 18:58:55 +0000529#define BL1_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE \
Roberto Vargase3adc372018-05-23 09:27:06 +0100530 + (PLAT_ARM_TRUSTED_ROM_SIZE - \
531 PLAT_ARM_MAX_ROMLIB_RO_SIZE))
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600532#endif
533
Dan Handley9df48042015-03-19 18:58:55 +0000534/*
Vikram Kanigiri5d86f2e2016-01-21 14:08:15 +0000535 * Put BL1 RW at the top of the Trusted SRAM.
Dan Handley9df48042015-03-19 18:58:55 +0000536 */
Dan Handley9df48042015-03-19 18:58:55 +0000537#define BL1_RW_BASE (ARM_BL_RAM_BASE + \
538 ARM_BL_RAM_SIZE - \
Roberto Vargase3adc372018-05-23 09:27:06 +0100539 (PLAT_ARM_MAX_BL1_RW_SIZE +\
540 PLAT_ARM_MAX_ROMLIB_RW_SIZE))
541#define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \
542 (ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE))
543
544#define ROMLIB_RO_BASE BL1_RO_LIMIT
545#define ROMLIB_RO_LIMIT (PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE)
546
547#define ROMLIB_RW_BASE (BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE)
548#define ROMLIB_RW_END (ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE)
Dan Handley9df48042015-03-19 18:58:55 +0000549
550/*******************************************************************************
551 * BL2 specific defines.
552 ******************************************************************************/
Soby Mathewaf14b462018-06-01 16:53:38 +0100553#if BL2_AT_EL3
Manish V Badarkhe103569f2022-06-13 18:23:01 +0100554#if ENABLE_PIE
555/*
556 * As the BL31 image size appears to be increased when built with the ENABLE_PIE
557 * option, set BL2 base address to have enough space for BL31 in Trusted SRAM.
558 */
559#define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \
560 (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \
561 0x3000)
562#else
Dimitris Papastamos25836492018-06-11 11:07:58 +0100563/* Put BL2 towards the middle of the Trusted SRAM */
Soby Mathewaf14b462018-06-01 16:53:38 +0100564#define BL2_BASE (ARM_TRUSTED_SRAM_BASE + \
Manish V Badarkhe103569f2022-06-13 18:23:01 +0100565 (PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + \
566 0x2000)
567#endif /* ENABLE_PIE */
Roberto Vargas52207802017-11-17 13:22:18 +0000568#define BL2_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
569
David Wang0ba499f2016-03-07 11:02:57 +0800570#else
Dan Handley9df48042015-03-19 18:58:55 +0000571/*
Soby Mathewaf14b462018-06-01 16:53:38 +0100572 * Put BL2 just below BL1.
Dan Handley9df48042015-03-19 18:58:55 +0000573 */
Soby Mathewaf14b462018-06-01 16:53:38 +0100574#define BL2_BASE (BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
575#define BL2_LIMIT BL1_RW_BASE
David Wang0ba499f2016-03-07 11:02:57 +0800576#endif
Dan Handley9df48042015-03-19 18:58:55 +0000577
578/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000579 * BL31 specific defines.
Dan Handley9df48042015-03-19 18:58:55 +0000580 ******************************************************************************/
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600581#if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION
David Wang0ba499f2016-03-07 11:02:57 +0800582/*
583 * Put BL31 at the bottom of TZC secured DRAM
584 */
585#define BL31_BASE ARM_AP_TZC_DRAM1_BASE
586#define BL31_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
587 PLAT_ARM_MAX_BL31_SIZE)
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600588/*
589 * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM.
590 * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten.
591 */
592#if SEPARATE_NOBITS_REGION
593#define BL31_NOBITS_BASE BL2_BASE
594#define BL31_NOBITS_LIMIT BL2_LIMIT
595#endif /* SEPARATE_NOBITS_REGION */
Qixiang Xua5f72812017-08-31 11:45:32 +0800596#elif (RESET_TO_BL31)
Manish Pandey2207e932019-11-06 13:17:46 +0000597/* Ensure Position Independent support (PIE) is enabled for this config.*/
598# if !ENABLE_PIE
599# error "BL31 must be a PIE if RESET_TO_BL31=1."
600#endif
Qixiang Xua5f72812017-08-31 11:45:32 +0800601/*
Soby Mathew68e69282018-12-12 14:13:52 +0000602 * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely
Soby Mathewc5e17452019-01-07 14:07:58 +0000603 * used for building BL31 and not used for loading BL31.
Qixiang Xua5f72812017-08-31 11:45:32 +0800604 */
Soby Mathewc5e17452019-01-07 14:07:58 +0000605# define BL31_BASE 0x0
606# define BL31_LIMIT PLAT_ARM_MAX_BL31_SIZE
David Wang0ba499f2016-03-07 11:02:57 +0800607#else
Soby Mathewaf14b462018-06-01 16:53:38 +0100608/* Put BL31 below BL2 in the Trusted SRAM.*/
609#define BL31_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
610 - PLAT_ARM_MAX_BL31_SIZE)
611#define BL31_PROGBITS_LIMIT BL2_BASE
Dimitris Papastamos25836492018-06-11 11:07:58 +0100612/*
613 * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE. This is
614 * because in the BL2_AT_EL3 configuration, BL2 is always resident.
615 */
616#if BL2_AT_EL3
617#define BL31_LIMIT BL2_BASE
618#else
Dan Handley9df48042015-03-19 18:58:55 +0000619#define BL31_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
David Wang0ba499f2016-03-07 11:02:57 +0800620#endif
Zelalem Awekec43c5632021-07-12 23:41:05 -0500621#endif
622
623/******************************************************************************
624 * RMM specific defines
625 *****************************************************************************/
626#if ENABLE_RME
627#define RMM_BASE (ARM_REALM_BASE)
628#define RMM_LIMIT (RMM_BASE + ARM_REALM_SIZE)
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000629#define RMM_SHARED_BASE (ARM_EL3_RMM_SHARED_BASE)
630#define RMM_SHARED_SIZE (ARM_EL3_RMM_SHARED_SIZE)
Dimitris Papastamos25836492018-06-11 11:07:58 +0100631#endif
Dan Handley9df48042015-03-19 18:58:55 +0000632
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700633#if !defined(__aarch64__) || JUNO_AARCH32_EL3_RUNTIME
Dan Handley9df48042015-03-19 18:58:55 +0000634/*******************************************************************************
Soby Mathewbf169232017-11-14 14:10:10 +0000635 * BL32 specific defines for EL3 runtime in AArch32 mode
636 ******************************************************************************/
637# if RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME
Manish Pandey928da862021-06-10 15:22:48 +0100638/* Ensure Position Independent support (PIE) is enabled for this config.*/
639# if !ENABLE_PIE
640# error "BL32 must be a PIE if RESET_TO_SP_MIN=1."
641#endif
Soby Mathewaf14b462018-06-01 16:53:38 +0100642/*
Manish Pandey928da862021-06-10 15:22:48 +0100643 * Since this is PIE, we can define BL32_BASE to 0x0 since this macro is solely
644 * used for building BL32 and not used for loading BL32.
Soby Mathewaf14b462018-06-01 16:53:38 +0100645 */
Manish Pandey928da862021-06-10 15:22:48 +0100646# define BL32_BASE 0x0
647# define BL32_LIMIT PLAT_ARM_MAX_BL32_SIZE
Soby Mathewbf169232017-11-14 14:10:10 +0000648# else
Soby Mathewaf14b462018-06-01 16:53:38 +0100649/* Put BL32 below BL2 in the Trusted SRAM.*/
650# define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
651 - PLAT_ARM_MAX_BL32_SIZE)
652# define BL32_PROGBITS_LIMIT BL2_BASE
Soby Mathewbf169232017-11-14 14:10:10 +0000653# define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
654# endif /* RESET_TO_SP_MIN && !JUNO_AARCH32_EL3_RUNTIME */
655
656#else
657/*******************************************************************************
658 * BL32 specific defines for EL3 runtime in AArch64 mode
Dan Handley9df48042015-03-19 18:58:55 +0000659 ******************************************************************************/
660/*
661 * On ARM standard platforms, the TSP can execute from Trusted SRAM,
662 * Trusted DRAM (if available) or the DRAM region secured by the TrustZone
663 * controller.
664 */
Marc Bonnicif5867002021-12-20 10:53:52 +0000665# if SPM_MM || SPMC_AT_EL3
Soby Mathewbf169232017-11-14 14:10:10 +0000666# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
667# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
668# define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
669# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000670 ARM_AP_TZC_DRAM1_SIZE)
Achin Guptae97351d2019-10-11 15:15:19 +0100671# elif defined(SPD_spmd)
672# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + ULL(0x200000))
673# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - ULL(0x200000))
Arunachalam Ganapathy40618cf2020-07-27 13:51:30 +0100674# define BL32_BASE PLAT_ARM_SPMC_BASE
675# define BL32_LIMIT (PLAT_ARM_SPMC_BASE + \
676 PLAT_ARM_SPMC_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000677# elif ARM_BL31_IN_DRAM
678# define TSP_SEC_MEM_BASE (ARM_AP_TZC_DRAM1_BASE + \
David Wang0ba499f2016-03-07 11:02:57 +0800679 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000680# define TSP_SEC_MEM_SIZE (ARM_AP_TZC_DRAM1_SIZE - \
David Wang0ba499f2016-03-07 11:02:57 +0800681 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000682# define BL32_BASE (ARM_AP_TZC_DRAM1_BASE + \
David Wang0ba499f2016-03-07 11:02:57 +0800683 PLAT_ARM_MAX_BL31_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000684# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
David Wang0ba499f2016-03-07 11:02:57 +0800685 ARM_AP_TZC_DRAM1_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000686# elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_SRAM_ID
687# define TSP_SEC_MEM_BASE ARM_BL_RAM_BASE
688# define TSP_SEC_MEM_SIZE ARM_BL_RAM_SIZE
Soby Mathewaf14b462018-06-01 16:53:38 +0100689# define TSP_PROGBITS_LIMIT BL31_BASE
Manish V Badarkhe1da211a2020-05-31 10:17:59 +0100690# define BL32_BASE ARM_FW_CONFIGS_LIMIT
Soby Mathewbf169232017-11-14 14:10:10 +0000691# define BL32_LIMIT BL31_BASE
692# elif ARM_TSP_RAM_LOCATION_ID == ARM_TRUSTED_DRAM_ID
693# define TSP_SEC_MEM_BASE PLAT_ARM_TRUSTED_DRAM_BASE
694# define TSP_SEC_MEM_SIZE PLAT_ARM_TRUSTED_DRAM_SIZE
695# define BL32_BASE PLAT_ARM_TRUSTED_DRAM_BASE
696# define BL32_LIMIT (PLAT_ARM_TRUSTED_DRAM_BASE \
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000697 + (UL(1) << 21))
Soby Mathewbf169232017-11-14 14:10:10 +0000698# elif ARM_TSP_RAM_LOCATION_ID == ARM_DRAM_ID
699# define TSP_SEC_MEM_BASE ARM_AP_TZC_DRAM1_BASE
700# define TSP_SEC_MEM_SIZE ARM_AP_TZC_DRAM1_SIZE
701# define BL32_BASE ARM_AP_TZC_DRAM1_BASE
702# define BL32_LIMIT (ARM_AP_TZC_DRAM1_BASE + \
Dan Handley9df48042015-03-19 18:58:55 +0000703 ARM_AP_TZC_DRAM1_SIZE)
Soby Mathewbf169232017-11-14 14:10:10 +0000704# else
705# error "Unsupported ARM_TSP_RAM_LOCATION_ID value"
706# endif
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700707#endif /* !__aarch64__ || JUNO_AARCH32_EL3_RUNTIME */
Dan Handley9df48042015-03-19 18:58:55 +0000708
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000709/*
710 * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is no
Marc Bonnicif5867002021-12-20 10:53:52 +0000711 * SPD and no SPM-MM and no SPMC-AT-EL3, as they are the only ones that can be
712 * used as BL32.
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000713 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700714#if defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME
Marc Bonnicif5867002021-12-20 10:53:52 +0000715# if defined(SPD_none) && !SPM_MM && !SPMC_AT_EL3
Antonio Nino Diaz7289f922017-11-09 11:34:09 +0000716# undef BL32_BASE
Marc Bonnicif5867002021-12-20 10:53:52 +0000717# endif /* defined(SPD_none) && !SPM_MM || !SPMC_AT_EL3 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700718#endif /* defined(__aarch64__) && !JUNO_AARCH32_EL3_RUNTIME */
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100719
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100720/*******************************************************************************
721 * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
722 ******************************************************************************/
723#define BL2U_BASE BL2_BASE
Soby Mathewbf169232017-11-14 14:10:10 +0000724#define BL2U_LIMIT BL2_LIMIT
725
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100726#define NS_BL2U_BASE ARM_NS_DRAM1_BASE
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000727#define NS_BL1U_BASE (PLAT_ARM_NVM_BASE + UL(0x03EB8000))
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100728
Dan Handley9df48042015-03-19 18:58:55 +0000729/*
730 * ID of the secure physical generic timer interrupt used by the TSP.
731 */
732#define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER
733
734
Vikram Kanigirid79214c2015-09-09 10:52:13 +0100735/*
736 * One cache line needed for bakery locks on ARM platforms
737 */
738#define PLAT_PERCPU_BAKERY_LOCK_SIZE (1 * CACHE_WRITEBACK_GRANULE)
739
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100740/* Priority levels for ARM platforms */
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000741#define PLAT_RAS_PRI 0x10
Jeenu Viswambharanb1837452017-10-24 11:47:13 +0100742#define PLAT_SDEI_CRITICAL_PRI 0x60
743#define PLAT_SDEI_NORMAL_PRI 0x70
744
745/* ARM platforms use 3 upper bits of secure interrupt priority */
Sandeep Tripathy1c478392020-08-12 18:42:13 +0530746#define PLAT_PRI_BITS 3
Vikram Kanigirid79214c2015-09-09 10:52:13 +0100747
Jeenu Viswambharana5acc0a2017-09-22 08:32:10 +0100748/* SGI used for SDEI signalling */
749#define ARM_SDEI_SGI ARM_IRQ_SEC_SGI_0
750
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +0100751#if SDEI_IN_FCONF
752/* ARM SDEI dynamic private event max count */
753#define ARM_SDEI_DP_EVENT_MAX_CNT 3
754
755/* ARM SDEI dynamic shared event max count */
756#define ARM_SDEI_DS_EVENT_MAX_CNT 3
757#else
Jeenu Viswambharana5acc0a2017-09-22 08:32:10 +0100758/* ARM SDEI dynamic private event numbers */
759#define ARM_SDEI_DP_EVENT_0 1000
760#define ARM_SDEI_DP_EVENT_1 1001
761#define ARM_SDEI_DP_EVENT_2 1002
762
763/* ARM SDEI dynamic shared event numbers */
764#define ARM_SDEI_DS_EVENT_0 2000
765#define ARM_SDEI_DS_EVENT_1 2001
766#define ARM_SDEI_DS_EVENT_2 2002
767
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000768#define ARM_SDEI_PRIVATE_EVENTS \
769 SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
770 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
771 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
772 SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
773
774#define ARM_SDEI_SHARED_EVENTS \
775 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
776 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
777 SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +0100778#endif /* SDEI_IN_FCONF */
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000779
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100780#endif /* ARM_DEF_H */