blob: befa7698f9122ec650f00de8163321bd816d7cf0 [file] [log] [blame]
Jacky Bai9bd2f842019-11-28 13:16:33 +08001/*
Jacky Bai0e400552022-03-14 17:14:26 +08002 * Copyright 2019-2022 NXP
Jacky Bai9bd2f842019-11-28 13:16:33 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <stdbool.h>
9
10#include <arch_helpers.h>
11#include <common/bl_common.h>
12#include <common/debug.h>
13#include <context.h>
14#include <drivers/arm/tzc380.h>
15#include <drivers/console.h>
16#include <drivers/generic_delay_timer.h>
17#include <lib/el3_runtime/context_mgmt.h>
18#include <lib/mmio.h>
19#include <lib/xlat_tables/xlat_tables_v2.h>
20#include <plat/common/platform.h>
21
Jacky Baicf7a1402019-12-03 10:38:11 +080022#include <dram.h>
Jacky Bai9bd2f842019-11-28 13:16:33 +080023#include <gpc.h>
24#include <imx_aipstz.h>
25#include <imx_uart.h>
26#include <imx_rdc.h>
27#include <imx8m_caam.h>
Marco Felsch76401342023-07-24 15:05:58 +020028#include <imx8m_ccm.h>
Jacky Bai3c3c2682020-01-07 14:53:54 +080029#include <imx8m_csu.h>
Marco Felsch2d6c08f2023-09-05 17:15:35 +020030#include <imx8m_snvs.h>
Jacky Bai9bd2f842019-11-28 13:16:33 +080031#include <platform_def.h>
Sascha Hauerdbf70ff2024-01-18 11:18:24 +010032#include <plat_common.h>
Jacky Bai9bd2f842019-11-28 13:16:33 +080033#include <plat_imx8.h>
34
Ji Luo2867b032020-02-21 16:32:53 +080035#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
36
Jacky Bai9bd2f842019-11-28 13:16:33 +080037static const mmap_region_t imx_mmap[] = {
Andrey Zhizhikin4d10d1b2022-09-26 22:47:12 +020038 GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP,
39 CAAM_RAM_MAP, NS_OCRAM_MAP, ROM_MAP, DRAM_MAP,
40 {0},
Jacky Bai9bd2f842019-11-28 13:16:33 +080041};
42
43static const struct aipstz_cfg aipstz[] = {
44 {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
45 {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
46 {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
47 {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
48 {0},
49};
50
51static const struct imx_rdc_cfg rdc[] = {
52 /* Master domain assignment */
Jacky Bai0e400552022-03-14 17:14:26 +080053 RDC_MDAn(RDC_MDA_M7, DID1),
Jacky Bai9bd2f842019-11-28 13:16:33 +080054
55 /* peripherals domain permission */
Jacky Bai0e400552022-03-14 17:14:26 +080056 RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
57 RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
Jacky Bai9bd2f842019-11-28 13:16:33 +080058
59 /* memory region */
60 RDC_MEM_REGIONn(16, 0x0, 0x0, 0xff),
61 RDC_MEM_REGIONn(17, 0x0, 0x0, 0xff),
62 RDC_MEM_REGIONn(18, 0x0, 0x0, 0xff),
63
64 /* Sentinel */
65 {0},
66};
67
Jacky Bai3c3c2682020-01-07 14:53:54 +080068static const struct imx_csu_cfg csu_cfg[] = {
69 /* peripherals csl setting */
70 CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED),
71 CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED),
72
73 /* master HP0~1 */
74
75 /* SA setting */
76
77 /* HP control setting */
78
79 /* Sentinel */
80 {0}
81};
82
83
Jacky Bai9bd2f842019-11-28 13:16:33 +080084static entry_point_info_t bl32_image_ep_info;
85static entry_point_info_t bl33_image_ep_info;
86
87/* get SPSR for BL33 entry */
88static uint32_t get_spsr_for_bl33_entry(void)
89{
90 unsigned long el_status;
91 unsigned long mode;
92 uint32_t spsr;
93
94 /* figure out what mode we enter the non-secure world */
95 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
96 el_status &= ID_AA64PFR0_ELX_MASK;
97
98 mode = (el_status) ? MODE_EL2 : MODE_EL1;
99
100 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
101 return spsr;
102}
103
104static void bl31_tzc380_setup(void)
105{
106 unsigned int val;
107
108 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
109 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
110 return;
111
112 tzc380_init(IMX_TZASC_BASE);
113
114 /*
115 * Need to substact offset 0x40000000 from CPU address when
116 * programming tzasc region for i.mx8mn.
117 */
118
119 /* Enable 1G-5G S/NS RW */
120 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
121 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
122}
123
124void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
125 u_register_t arg2, u_register_t arg3)
126{
Marco Felsch409eb8b2023-08-02 08:11:35 +0200127 unsigned int console_base = IMX_BOOT_UART_BASE;
Jacky Bai9bd2f842019-11-28 13:16:33 +0800128 static console_t console;
Jacky Baif1d011c2021-04-16 14:31:09 +0800129 unsigned int val;
Sascha Hauerdbf70ff2024-01-18 11:18:24 +0100130 int i, ret;
Jacky Bai9bd2f842019-11-28 13:16:33 +0800131
132 /* Enable CSU NS access permission */
133 for (i = 0; i < 64; i++) {
134 mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
135 }
136
137 imx_aipstz_init(aipstz);
138
139 imx_rdc_init(rdc);
140
Jacky Bai3c3c2682020-01-07 14:53:54 +0800141 imx_csu_init(csu_cfg);
142
Marco Felsch5b65a992023-09-06 15:57:30 +0200143 /*
144 * Configure the force_incr programmable bit in GPV_5 of PL301_display, which fixes
145 * partial write issue. The AXI2AHB bridge is used for masters that access the TCM
146 * through system bus. Please refer to errata ERR050362 for more information.
147 */
148 mmio_setbits_32((GPV5_BASE_ADDR + FORCE_INCR_OFFSET), FORCE_INCR_BIT_MASK);
149
Jacky Bai3c3c2682020-01-07 14:53:54 +0800150 /* config the ocram memory range for secure access */
Jacky Baif1d011c2021-04-16 14:31:09 +0800151 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4c1);
152 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c);
153 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000);
Jacky Bai3c3c2682020-01-07 14:53:54 +0800154
Marco Felsch76401342023-07-24 15:05:58 +0200155 if (console_base == 0U) {
156 console_base = imx8m_uart_get_base();
157 }
158
159 console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ,
Jacky Bai9bd2f842019-11-28 13:16:33 +0800160 IMX_CONSOLE_BAUDRATE, &console);
161 /* This console is only used for boot stage */
162 console_set_scope(&console, CONSOLE_FLAG_BOOT);
163
Andrey Zhizhikin6651ef82022-09-19 20:49:16 +0200164 imx8m_caam_init();
165
Jacky Bai9bd2f842019-11-28 13:16:33 +0800166 /*
167 * tell BL3-1 where the non-secure software image is located
168 * and the entry state information.
169 */
170 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
171 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
172 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
173
Ji Luo2867b032020-02-21 16:32:53 +0800174#if defined(SPD_opteed) || defined(SPD_trusty)
Jacky Bai9bd2f842019-11-28 13:16:33 +0800175 /* Populate entry point information for BL32 */
176 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
177 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
178 bl32_image_ep_info.pc = BL32_BASE;
179 bl32_image_ep_info.spsr = 0;
180
Silvano di Ninno2fa3aba2020-03-25 09:28:22 +0100181 /* Pass TEE base and size to bl33 */
182 bl33_image_ep_info.args.arg1 = BL32_BASE;
183 bl33_image_ep_info.args.arg2 = BL32_SIZE;
184
Ji Luo2867b032020-02-21 16:32:53 +0800185#ifdef SPD_trusty
186 bl32_image_ep_info.args.arg0 = BL32_SIZE;
187 bl32_image_ep_info.args.arg1 = BL32_BASE;
Silvano di Ninno2fa3aba2020-03-25 09:28:22 +0100188#else
189 /* Make sure memory is clean */
190 mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
191 bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
192 bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
Ji Luo2867b032020-02-21 16:32:53 +0800193#endif
Jacky Bai9bd2f842019-11-28 13:16:33 +0800194#endif
195
Sascha Hauerdbf70ff2024-01-18 11:18:24 +0100196 ret = imx_bl31_params_parse(arg0, IMX_NS_OCRAM_SIZE, IMX_NS_OCRAM_BASE,
197 &bl32_image_ep_info, &bl33_image_ep_info);
198 if (ret != 0) {
199 imx_bl31_params_parse(arg0, IMX_TCM_BASE, IMX_TCM_SIZE,
200 &bl32_image_ep_info, &bl33_image_ep_info);
201 }
202
Marco Felsch2d6c08f2023-09-05 17:15:35 +0200203#if !defined(SPD_opteed) && !defined(SPD_trusty)
204 enable_snvs_privileged_access();
205#endif
206
Jacky Bai9bd2f842019-11-28 13:16:33 +0800207 bl31_tzc380_setup();
208}
209
Marco Felsch7eed9732022-07-04 12:07:59 +0200210#define MAP_BL31_TOTAL \
Marco Felsch82cb8342022-07-04 12:18:34 +0200211 MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE)
Marco Felsch7eed9732022-07-04 12:07:59 +0200212#define MAP_BL31_RO \
213 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE)
214#define MAP_COHERENT_MEM \
215 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \
216 MT_DEVICE | MT_RW | MT_SECURE)
217#define MAP_BL32_TOTAL \
218 MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW)
219
Jacky Bai9bd2f842019-11-28 13:16:33 +0800220void bl31_plat_arch_setup(void)
221{
Marco Felsch7eed9732022-07-04 12:07:59 +0200222 const mmap_region_t bl_regions[] = {
223 MAP_BL31_TOTAL,
224 MAP_BL31_RO,
Jacky Bai9bd2f842019-11-28 13:16:33 +0800225#if USE_COHERENT_MEM
Marco Felsch7eed9732022-07-04 12:07:59 +0200226 MAP_COHERENT_MEM,
Jacky Bai9bd2f842019-11-28 13:16:33 +0800227#endif
Marco Felschc6999d22023-09-06 16:07:37 +0200228#if defined(SPD_opteed) || defined(SPD_trusty)
Marco Felsch7eed9732022-07-04 12:07:59 +0200229 /* Map TEE memory */
230 MAP_BL32_TOTAL,
Marco Felschc6999d22023-09-06 16:07:37 +0200231#endif
Marco Felsch7eed9732022-07-04 12:07:59 +0200232 {0}
233 };
Ji Luo2867b032020-02-21 16:32:53 +0800234
Marco Felsch6d7a07b2022-07-04 12:11:01 +0200235 setup_page_tables(bl_regions, imx_mmap);
Jacky Bai9bd2f842019-11-28 13:16:33 +0800236 enable_mmu_el3(0);
237}
238
239void bl31_platform_setup(void)
240{
241 generic_delay_timer_init();
242
243 /* select the CKIL source to 32K OSC */
244 mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
245
Jacky Baicf7a1402019-12-03 10:38:11 +0800246 /* Init the dram info */
247 dram_info_init(SAVED_DRAM_TIMING_BASE);
248
Jacky Bai9bd2f842019-11-28 13:16:33 +0800249 plat_gic_driver_init();
250 plat_gic_init();
251
252 imx_gpc_init();
253}
254
255entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
256{
257 if (type == NON_SECURE)
258 return &bl33_image_ep_info;
259 if (type == SECURE)
260 return &bl32_image_ep_info;
261
262 return NULL;
263}
264
265unsigned int plat_get_syscnt_freq2(void)
266{
267 return COUNTER_FREQUENCY;
268}
Ji Luo2867b032020-02-21 16:32:53 +0800269
270#ifdef SPD_trusty
271void plat_trusty_set_boot_args(aapcs64_params_t *args)
272{
273 args->arg0 = BL32_SIZE;
274 args->arg1 = BL32_BASE;
275 args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
276}
277#endif