Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 1 | /* |
Jacky Bai | 0e40055 | 2022-03-14 17:14:26 +0800 | [diff] [blame] | 2 | * Copyright 2019-2022 NXP |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #include <assert.h> |
| 8 | #include <stdbool.h> |
| 9 | |
| 10 | #include <arch_helpers.h> |
| 11 | #include <common/bl_common.h> |
| 12 | #include <common/debug.h> |
| 13 | #include <context.h> |
| 14 | #include <drivers/arm/tzc380.h> |
| 15 | #include <drivers/console.h> |
| 16 | #include <drivers/generic_delay_timer.h> |
| 17 | #include <lib/el3_runtime/context_mgmt.h> |
| 18 | #include <lib/mmio.h> |
| 19 | #include <lib/xlat_tables/xlat_tables_v2.h> |
| 20 | #include <plat/common/platform.h> |
| 21 | |
Jacky Bai | cf7a140 | 2019-12-03 10:38:11 +0800 | [diff] [blame] | 22 | #include <dram.h> |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 23 | #include <gpc.h> |
| 24 | #include <imx_aipstz.h> |
| 25 | #include <imx_uart.h> |
| 26 | #include <imx_rdc.h> |
| 27 | #include <imx8m_caam.h> |
Marco Felsch | 7640134 | 2023-07-24 15:05:58 +0200 | [diff] [blame] | 28 | #include <imx8m_ccm.h> |
Jacky Bai | 3c3c268 | 2020-01-07 14:53:54 +0800 | [diff] [blame] | 29 | #include <imx8m_csu.h> |
Marco Felsch | 2d6c08f | 2023-09-05 17:15:35 +0200 | [diff] [blame] | 30 | #include <imx8m_snvs.h> |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 31 | #include <platform_def.h> |
Sascha Hauer | dbf70ff | 2024-01-18 11:18:24 +0100 | [diff] [blame] | 32 | #include <plat_common.h> |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 33 | #include <plat_imx8.h> |
| 34 | |
Ji Luo | 2867b03 | 2020-02-21 16:32:53 +0800 | [diff] [blame] | 35 | #define TRUSTY_PARAMS_LEN_BYTES (4096*2) |
| 36 | |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 37 | static const mmap_region_t imx_mmap[] = { |
Andrey Zhizhikin | 4d10d1b | 2022-09-26 22:47:12 +0200 | [diff] [blame] | 38 | GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP, |
| 39 | CAAM_RAM_MAP, NS_OCRAM_MAP, ROM_MAP, DRAM_MAP, |
| 40 | {0}, |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 41 | }; |
| 42 | |
| 43 | static const struct aipstz_cfg aipstz[] = { |
| 44 | {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, |
| 45 | {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, |
| 46 | {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, |
| 47 | {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, |
| 48 | {0}, |
| 49 | }; |
| 50 | |
| 51 | static const struct imx_rdc_cfg rdc[] = { |
| 52 | /* Master domain assignment */ |
Jacky Bai | 0e40055 | 2022-03-14 17:14:26 +0800 | [diff] [blame] | 53 | RDC_MDAn(RDC_MDA_M7, DID1), |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 54 | |
| 55 | /* peripherals domain permission */ |
Jacky Bai | 0e40055 | 2022-03-14 17:14:26 +0800 | [diff] [blame] | 56 | RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W), |
| 57 | RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W), |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 58 | |
| 59 | /* memory region */ |
| 60 | RDC_MEM_REGIONn(16, 0x0, 0x0, 0xff), |
| 61 | RDC_MEM_REGIONn(17, 0x0, 0x0, 0xff), |
| 62 | RDC_MEM_REGIONn(18, 0x0, 0x0, 0xff), |
| 63 | |
| 64 | /* Sentinel */ |
| 65 | {0}, |
| 66 | }; |
| 67 | |
Jacky Bai | 3c3c268 | 2020-01-07 14:53:54 +0800 | [diff] [blame] | 68 | static const struct imx_csu_cfg csu_cfg[] = { |
| 69 | /* peripherals csl setting */ |
| 70 | CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED), |
| 71 | CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED), |
| 72 | |
| 73 | /* master HP0~1 */ |
| 74 | |
| 75 | /* SA setting */ |
| 76 | |
| 77 | /* HP control setting */ |
| 78 | |
| 79 | /* Sentinel */ |
| 80 | {0} |
| 81 | }; |
| 82 | |
| 83 | |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 84 | static entry_point_info_t bl32_image_ep_info; |
| 85 | static entry_point_info_t bl33_image_ep_info; |
| 86 | |
| 87 | /* get SPSR for BL33 entry */ |
| 88 | static uint32_t get_spsr_for_bl33_entry(void) |
| 89 | { |
| 90 | unsigned long el_status; |
| 91 | unsigned long mode; |
| 92 | uint32_t spsr; |
| 93 | |
| 94 | /* figure out what mode we enter the non-secure world */ |
| 95 | el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; |
| 96 | el_status &= ID_AA64PFR0_ELX_MASK; |
| 97 | |
| 98 | mode = (el_status) ? MODE_EL2 : MODE_EL1; |
| 99 | |
| 100 | spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); |
| 101 | return spsr; |
| 102 | } |
| 103 | |
| 104 | static void bl31_tzc380_setup(void) |
| 105 | { |
| 106 | unsigned int val; |
| 107 | |
| 108 | val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28); |
| 109 | if ((val & GPR_TZASC_EN) != GPR_TZASC_EN) |
| 110 | return; |
| 111 | |
| 112 | tzc380_init(IMX_TZASC_BASE); |
| 113 | |
| 114 | /* |
| 115 | * Need to substact offset 0x40000000 from CPU address when |
| 116 | * programming tzasc region for i.mx8mn. |
| 117 | */ |
| 118 | |
| 119 | /* Enable 1G-5G S/NS RW */ |
| 120 | tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) | |
| 121 | TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL); |
| 122 | } |
| 123 | |
| 124 | void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, |
| 125 | u_register_t arg2, u_register_t arg3) |
| 126 | { |
Marco Felsch | 409eb8b | 2023-08-02 08:11:35 +0200 | [diff] [blame] | 127 | unsigned int console_base = IMX_BOOT_UART_BASE; |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 128 | static console_t console; |
Jacky Bai | f1d011c | 2021-04-16 14:31:09 +0800 | [diff] [blame] | 129 | unsigned int val; |
Sascha Hauer | dbf70ff | 2024-01-18 11:18:24 +0100 | [diff] [blame] | 130 | int i, ret; |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 131 | |
| 132 | /* Enable CSU NS access permission */ |
| 133 | for (i = 0; i < 64; i++) { |
| 134 | mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff); |
| 135 | } |
| 136 | |
| 137 | imx_aipstz_init(aipstz); |
| 138 | |
| 139 | imx_rdc_init(rdc); |
| 140 | |
Jacky Bai | 3c3c268 | 2020-01-07 14:53:54 +0800 | [diff] [blame] | 141 | imx_csu_init(csu_cfg); |
| 142 | |
Marco Felsch | 5b65a99 | 2023-09-06 15:57:30 +0200 | [diff] [blame] | 143 | /* |
| 144 | * Configure the force_incr programmable bit in GPV_5 of PL301_display, which fixes |
| 145 | * partial write issue. The AXI2AHB bridge is used for masters that access the TCM |
| 146 | * through system bus. Please refer to errata ERR050362 for more information. |
| 147 | */ |
| 148 | mmio_setbits_32((GPV5_BASE_ADDR + FORCE_INCR_OFFSET), FORCE_INCR_BIT_MASK); |
| 149 | |
Jacky Bai | 3c3c268 | 2020-01-07 14:53:54 +0800 | [diff] [blame] | 150 | /* config the ocram memory range for secure access */ |
Jacky Bai | f1d011c | 2021-04-16 14:31:09 +0800 | [diff] [blame] | 151 | mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4c1); |
| 152 | val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c); |
| 153 | mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000); |
Jacky Bai | 3c3c268 | 2020-01-07 14:53:54 +0800 | [diff] [blame] | 154 | |
Marco Felsch | 7640134 | 2023-07-24 15:05:58 +0200 | [diff] [blame] | 155 | if (console_base == 0U) { |
| 156 | console_base = imx8m_uart_get_base(); |
| 157 | } |
| 158 | |
| 159 | console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ, |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 160 | IMX_CONSOLE_BAUDRATE, &console); |
| 161 | /* This console is only used for boot stage */ |
| 162 | console_set_scope(&console, CONSOLE_FLAG_BOOT); |
| 163 | |
Andrey Zhizhikin | 6651ef8 | 2022-09-19 20:49:16 +0200 | [diff] [blame] | 164 | imx8m_caam_init(); |
| 165 | |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 166 | /* |
| 167 | * tell BL3-1 where the non-secure software image is located |
| 168 | * and the entry state information. |
| 169 | */ |
| 170 | bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET; |
| 171 | bl33_image_ep_info.spsr = get_spsr_for_bl33_entry(); |
| 172 | SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); |
| 173 | |
Ji Luo | 2867b03 | 2020-02-21 16:32:53 +0800 | [diff] [blame] | 174 | #if defined(SPD_opteed) || defined(SPD_trusty) |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 175 | /* Populate entry point information for BL32 */ |
| 176 | SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); |
| 177 | SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); |
| 178 | bl32_image_ep_info.pc = BL32_BASE; |
| 179 | bl32_image_ep_info.spsr = 0; |
| 180 | |
Silvano di Ninno | 2fa3aba | 2020-03-25 09:28:22 +0100 | [diff] [blame] | 181 | /* Pass TEE base and size to bl33 */ |
| 182 | bl33_image_ep_info.args.arg1 = BL32_BASE; |
| 183 | bl33_image_ep_info.args.arg2 = BL32_SIZE; |
| 184 | |
Ji Luo | 2867b03 | 2020-02-21 16:32:53 +0800 | [diff] [blame] | 185 | #ifdef SPD_trusty |
| 186 | bl32_image_ep_info.args.arg0 = BL32_SIZE; |
| 187 | bl32_image_ep_info.args.arg1 = BL32_BASE; |
Silvano di Ninno | 2fa3aba | 2020-03-25 09:28:22 +0100 | [diff] [blame] | 188 | #else |
| 189 | /* Make sure memory is clean */ |
| 190 | mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0); |
| 191 | bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; |
| 192 | bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; |
Ji Luo | 2867b03 | 2020-02-21 16:32:53 +0800 | [diff] [blame] | 193 | #endif |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 194 | #endif |
| 195 | |
Sascha Hauer | dbf70ff | 2024-01-18 11:18:24 +0100 | [diff] [blame] | 196 | ret = imx_bl31_params_parse(arg0, IMX_NS_OCRAM_SIZE, IMX_NS_OCRAM_BASE, |
| 197 | &bl32_image_ep_info, &bl33_image_ep_info); |
| 198 | if (ret != 0) { |
| 199 | imx_bl31_params_parse(arg0, IMX_TCM_BASE, IMX_TCM_SIZE, |
| 200 | &bl32_image_ep_info, &bl33_image_ep_info); |
| 201 | } |
| 202 | |
Marco Felsch | 2d6c08f | 2023-09-05 17:15:35 +0200 | [diff] [blame] | 203 | #if !defined(SPD_opteed) && !defined(SPD_trusty) |
| 204 | enable_snvs_privileged_access(); |
| 205 | #endif |
| 206 | |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 207 | bl31_tzc380_setup(); |
| 208 | } |
| 209 | |
Marco Felsch | 7eed973 | 2022-07-04 12:07:59 +0200 | [diff] [blame] | 210 | #define MAP_BL31_TOTAL \ |
Marco Felsch | 82cb834 | 2022-07-04 12:18:34 +0200 | [diff] [blame] | 211 | MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE) |
Marco Felsch | 7eed973 | 2022-07-04 12:07:59 +0200 | [diff] [blame] | 212 | #define MAP_BL31_RO \ |
| 213 | MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE) |
| 214 | #define MAP_COHERENT_MEM \ |
| 215 | MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \ |
| 216 | MT_DEVICE | MT_RW | MT_SECURE) |
| 217 | #define MAP_BL32_TOTAL \ |
| 218 | MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW) |
| 219 | |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 220 | void bl31_plat_arch_setup(void) |
| 221 | { |
Marco Felsch | 7eed973 | 2022-07-04 12:07:59 +0200 | [diff] [blame] | 222 | const mmap_region_t bl_regions[] = { |
| 223 | MAP_BL31_TOTAL, |
| 224 | MAP_BL31_RO, |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 225 | #if USE_COHERENT_MEM |
Marco Felsch | 7eed973 | 2022-07-04 12:07:59 +0200 | [diff] [blame] | 226 | MAP_COHERENT_MEM, |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 227 | #endif |
Marco Felsch | c6999d2 | 2023-09-06 16:07:37 +0200 | [diff] [blame] | 228 | #if defined(SPD_opteed) || defined(SPD_trusty) |
Marco Felsch | 7eed973 | 2022-07-04 12:07:59 +0200 | [diff] [blame] | 229 | /* Map TEE memory */ |
| 230 | MAP_BL32_TOTAL, |
Marco Felsch | c6999d2 | 2023-09-06 16:07:37 +0200 | [diff] [blame] | 231 | #endif |
Marco Felsch | 7eed973 | 2022-07-04 12:07:59 +0200 | [diff] [blame] | 232 | {0} |
| 233 | }; |
Ji Luo | 2867b03 | 2020-02-21 16:32:53 +0800 | [diff] [blame] | 234 | |
Marco Felsch | 6d7a07b | 2022-07-04 12:11:01 +0200 | [diff] [blame] | 235 | setup_page_tables(bl_regions, imx_mmap); |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 236 | enable_mmu_el3(0); |
| 237 | } |
| 238 | |
| 239 | void bl31_platform_setup(void) |
| 240 | { |
| 241 | generic_delay_timer_init(); |
| 242 | |
| 243 | /* select the CKIL source to 32K OSC */ |
| 244 | mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1); |
| 245 | |
Jacky Bai | cf7a140 | 2019-12-03 10:38:11 +0800 | [diff] [blame] | 246 | /* Init the dram info */ |
| 247 | dram_info_init(SAVED_DRAM_TIMING_BASE); |
| 248 | |
Jacky Bai | 9bd2f84 | 2019-11-28 13:16:33 +0800 | [diff] [blame] | 249 | plat_gic_driver_init(); |
| 250 | plat_gic_init(); |
| 251 | |
| 252 | imx_gpc_init(); |
| 253 | } |
| 254 | |
| 255 | entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type) |
| 256 | { |
| 257 | if (type == NON_SECURE) |
| 258 | return &bl33_image_ep_info; |
| 259 | if (type == SECURE) |
| 260 | return &bl32_image_ep_info; |
| 261 | |
| 262 | return NULL; |
| 263 | } |
| 264 | |
| 265 | unsigned int plat_get_syscnt_freq2(void) |
| 266 | { |
| 267 | return COUNTER_FREQUENCY; |
| 268 | } |
Ji Luo | 2867b03 | 2020-02-21 16:32:53 +0800 | [diff] [blame] | 269 | |
| 270 | #ifdef SPD_trusty |
| 271 | void plat_trusty_set_boot_args(aapcs64_params_t *args) |
| 272 | { |
| 273 | args->arg0 = BL32_SIZE; |
| 274 | args->arg1 = BL32_BASE; |
| 275 | args->arg2 = TRUSTY_PARAMS_LEN_BYTES; |
| 276 | } |
| 277 | #endif |