blob: f9e430bf964a0802e680ba2c2d4fd0900fb80f09 [file] [log] [blame]
Jacky Bai9bd2f842019-11-28 13:16:33 +08001/*
Jacky Bai0e400552022-03-14 17:14:26 +08002 * Copyright 2019-2022 NXP
Jacky Bai9bd2f842019-11-28 13:16:33 +08003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <assert.h>
8#include <stdbool.h>
9
10#include <arch_helpers.h>
11#include <common/bl_common.h>
12#include <common/debug.h>
13#include <context.h>
14#include <drivers/arm/tzc380.h>
15#include <drivers/console.h>
16#include <drivers/generic_delay_timer.h>
17#include <lib/el3_runtime/context_mgmt.h>
18#include <lib/mmio.h>
19#include <lib/xlat_tables/xlat_tables_v2.h>
20#include <plat/common/platform.h>
21
Jacky Baicf7a1402019-12-03 10:38:11 +080022#include <dram.h>
Jacky Bai9bd2f842019-11-28 13:16:33 +080023#include <gpc.h>
24#include <imx_aipstz.h>
25#include <imx_uart.h>
26#include <imx_rdc.h>
27#include <imx8m_caam.h>
Marco Felsch76401342023-07-24 15:05:58 +020028#include <imx8m_ccm.h>
Jacky Bai3c3c2682020-01-07 14:53:54 +080029#include <imx8m_csu.h>
Marco Felsch2d6c08f2023-09-05 17:15:35 +020030#include <imx8m_snvs.h>
Jacky Bai9bd2f842019-11-28 13:16:33 +080031#include <platform_def.h>
32#include <plat_imx8.h>
33
Ji Luo2867b032020-02-21 16:32:53 +080034#define TRUSTY_PARAMS_LEN_BYTES (4096*2)
35
Jacky Bai9bd2f842019-11-28 13:16:33 +080036static const mmap_region_t imx_mmap[] = {
Andrey Zhizhikin4d10d1b2022-09-26 22:47:12 +020037 GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP,
38 CAAM_RAM_MAP, NS_OCRAM_MAP, ROM_MAP, DRAM_MAP,
39 {0},
Jacky Bai9bd2f842019-11-28 13:16:33 +080040};
41
42static const struct aipstz_cfg aipstz[] = {
43 {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
44 {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
45 {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
46 {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
47 {0},
48};
49
50static const struct imx_rdc_cfg rdc[] = {
51 /* Master domain assignment */
Jacky Bai0e400552022-03-14 17:14:26 +080052 RDC_MDAn(RDC_MDA_M7, DID1),
Jacky Bai9bd2f842019-11-28 13:16:33 +080053
54 /* peripherals domain permission */
Jacky Bai0e400552022-03-14 17:14:26 +080055 RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
56 RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
Jacky Bai9bd2f842019-11-28 13:16:33 +080057
58 /* memory region */
59 RDC_MEM_REGIONn(16, 0x0, 0x0, 0xff),
60 RDC_MEM_REGIONn(17, 0x0, 0x0, 0xff),
61 RDC_MEM_REGIONn(18, 0x0, 0x0, 0xff),
62
63 /* Sentinel */
64 {0},
65};
66
Jacky Bai3c3c2682020-01-07 14:53:54 +080067static const struct imx_csu_cfg csu_cfg[] = {
68 /* peripherals csl setting */
69 CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED),
70 CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED),
71
72 /* master HP0~1 */
73
74 /* SA setting */
75
76 /* HP control setting */
77
78 /* Sentinel */
79 {0}
80};
81
82
Jacky Bai9bd2f842019-11-28 13:16:33 +080083static entry_point_info_t bl32_image_ep_info;
84static entry_point_info_t bl33_image_ep_info;
85
86/* get SPSR for BL33 entry */
87static uint32_t get_spsr_for_bl33_entry(void)
88{
89 unsigned long el_status;
90 unsigned long mode;
91 uint32_t spsr;
92
93 /* figure out what mode we enter the non-secure world */
94 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
95 el_status &= ID_AA64PFR0_ELX_MASK;
96
97 mode = (el_status) ? MODE_EL2 : MODE_EL1;
98
99 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
100 return spsr;
101}
102
103static void bl31_tzc380_setup(void)
104{
105 unsigned int val;
106
107 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
108 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
109 return;
110
111 tzc380_init(IMX_TZASC_BASE);
112
113 /*
114 * Need to substact offset 0x40000000 from CPU address when
115 * programming tzasc region for i.mx8mn.
116 */
117
118 /* Enable 1G-5G S/NS RW */
119 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
120 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
121}
122
123void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
124 u_register_t arg2, u_register_t arg3)
125{
Marco Felsch409eb8b2023-08-02 08:11:35 +0200126 unsigned int console_base = IMX_BOOT_UART_BASE;
Jacky Bai9bd2f842019-11-28 13:16:33 +0800127 static console_t console;
Jacky Baif1d011c2021-04-16 14:31:09 +0800128 unsigned int val;
Jacky Bai9bd2f842019-11-28 13:16:33 +0800129 int i;
130
131 /* Enable CSU NS access permission */
132 for (i = 0; i < 64; i++) {
133 mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
134 }
135
136 imx_aipstz_init(aipstz);
137
138 imx_rdc_init(rdc);
139
Jacky Bai3c3c2682020-01-07 14:53:54 +0800140 imx_csu_init(csu_cfg);
141
Marco Felsch5b65a992023-09-06 15:57:30 +0200142 /*
143 * Configure the force_incr programmable bit in GPV_5 of PL301_display, which fixes
144 * partial write issue. The AXI2AHB bridge is used for masters that access the TCM
145 * through system bus. Please refer to errata ERR050362 for more information.
146 */
147 mmio_setbits_32((GPV5_BASE_ADDR + FORCE_INCR_OFFSET), FORCE_INCR_BIT_MASK);
148
Jacky Bai3c3c2682020-01-07 14:53:54 +0800149 /* config the ocram memory range for secure access */
Jacky Baif1d011c2021-04-16 14:31:09 +0800150 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4c1);
151 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c);
152 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000);
Jacky Bai3c3c2682020-01-07 14:53:54 +0800153
Marco Felsch76401342023-07-24 15:05:58 +0200154 if (console_base == 0U) {
155 console_base = imx8m_uart_get_base();
156 }
157
158 console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ,
Jacky Bai9bd2f842019-11-28 13:16:33 +0800159 IMX_CONSOLE_BAUDRATE, &console);
160 /* This console is only used for boot stage */
161 console_set_scope(&console, CONSOLE_FLAG_BOOT);
162
Andrey Zhizhikin6651ef82022-09-19 20:49:16 +0200163 imx8m_caam_init();
164
Jacky Bai9bd2f842019-11-28 13:16:33 +0800165 /*
166 * tell BL3-1 where the non-secure software image is located
167 * and the entry state information.
168 */
169 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
170 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
171 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
172
Ji Luo2867b032020-02-21 16:32:53 +0800173#if defined(SPD_opteed) || defined(SPD_trusty)
Jacky Bai9bd2f842019-11-28 13:16:33 +0800174 /* Populate entry point information for BL32 */
175 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
176 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
177 bl32_image_ep_info.pc = BL32_BASE;
178 bl32_image_ep_info.spsr = 0;
179
Silvano di Ninno2fa3aba2020-03-25 09:28:22 +0100180 /* Pass TEE base and size to bl33 */
181 bl33_image_ep_info.args.arg1 = BL32_BASE;
182 bl33_image_ep_info.args.arg2 = BL32_SIZE;
183
Ji Luo2867b032020-02-21 16:32:53 +0800184#ifdef SPD_trusty
185 bl32_image_ep_info.args.arg0 = BL32_SIZE;
186 bl32_image_ep_info.args.arg1 = BL32_BASE;
Silvano di Ninno2fa3aba2020-03-25 09:28:22 +0100187#else
188 /* Make sure memory is clean */
189 mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
190 bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
191 bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
Ji Luo2867b032020-02-21 16:32:53 +0800192#endif
Jacky Bai9bd2f842019-11-28 13:16:33 +0800193#endif
194
Marco Felsch2d6c08f2023-09-05 17:15:35 +0200195#if !defined(SPD_opteed) && !defined(SPD_trusty)
196 enable_snvs_privileged_access();
197#endif
198
Jacky Bai9bd2f842019-11-28 13:16:33 +0800199 bl31_tzc380_setup();
200}
201
Marco Felsch7eed9732022-07-04 12:07:59 +0200202#define MAP_BL31_TOTAL \
Marco Felsch82cb8342022-07-04 12:18:34 +0200203 MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE)
Marco Felsch7eed9732022-07-04 12:07:59 +0200204#define MAP_BL31_RO \
205 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE)
206#define MAP_COHERENT_MEM \
207 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \
208 MT_DEVICE | MT_RW | MT_SECURE)
209#define MAP_BL32_TOTAL \
210 MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW)
211
Jacky Bai9bd2f842019-11-28 13:16:33 +0800212void bl31_plat_arch_setup(void)
213{
Marco Felsch7eed9732022-07-04 12:07:59 +0200214 const mmap_region_t bl_regions[] = {
215 MAP_BL31_TOTAL,
216 MAP_BL31_RO,
Jacky Bai9bd2f842019-11-28 13:16:33 +0800217#if USE_COHERENT_MEM
Marco Felsch7eed9732022-07-04 12:07:59 +0200218 MAP_COHERENT_MEM,
Jacky Bai9bd2f842019-11-28 13:16:33 +0800219#endif
Marco Felschc6999d22023-09-06 16:07:37 +0200220#if defined(SPD_opteed) || defined(SPD_trusty)
Marco Felsch7eed9732022-07-04 12:07:59 +0200221 /* Map TEE memory */
222 MAP_BL32_TOTAL,
Marco Felschc6999d22023-09-06 16:07:37 +0200223#endif
Marco Felsch7eed9732022-07-04 12:07:59 +0200224 {0}
225 };
Ji Luo2867b032020-02-21 16:32:53 +0800226
Marco Felsch6d7a07b2022-07-04 12:11:01 +0200227 setup_page_tables(bl_regions, imx_mmap);
Jacky Bai9bd2f842019-11-28 13:16:33 +0800228 enable_mmu_el3(0);
229}
230
231void bl31_platform_setup(void)
232{
233 generic_delay_timer_init();
234
235 /* select the CKIL source to 32K OSC */
236 mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
237
Jacky Baicf7a1402019-12-03 10:38:11 +0800238 /* Init the dram info */
239 dram_info_init(SAVED_DRAM_TIMING_BASE);
240
Jacky Bai9bd2f842019-11-28 13:16:33 +0800241 plat_gic_driver_init();
242 plat_gic_init();
243
244 imx_gpc_init();
245}
246
247entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
248{
249 if (type == NON_SECURE)
250 return &bl33_image_ep_info;
251 if (type == SECURE)
252 return &bl32_image_ep_info;
253
254 return NULL;
255}
256
257unsigned int plat_get_syscnt_freq2(void)
258{
259 return COUNTER_FREQUENCY;
260}
Ji Luo2867b032020-02-21 16:32:53 +0800261
262#ifdef SPD_trusty
263void plat_trusty_set_boot_args(aapcs64_params_t *args)
264{
265 args->arg0 = BL32_SIZE;
266 args->arg1 = BL32_BASE;
267 args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
268}
269#endif