blob: e3442fce79ac057e7983c6669f4676eb5c93ba32 [file] [log] [blame]
Juan Castillo0c70c572014-08-12 13:04:43 +01001/*
Dan Handleyed6ff952014-05-14 17:44:19 +01002 * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __FVP_DEF_H__
32#define __FVP_DEF_H__
33
Dan Handleyed6ff952014-05-14 17:44:19 +010034/* Firmware Image Package */
35#define FIP_IMAGE_NAME "fip.bin"
Juan Castillob3dbeb02014-07-16 15:53:43 +010036#define FVP_PRIMARY_CPU 0x0
Dan Handleyed6ff952014-05-14 17:44:19 +010037
Juan Castillo42a617d2014-09-24 10:00:06 +010038/* Memory location options for TSP */
Juan Castilloe33ee5f2014-12-19 09:51:00 +000039#define FVP_TRUSTED_SRAM_ID 0
40#define FVP_TRUSTED_DRAM_ID 1
41#define FVP_DRAM_ID 2
42
43/*
44 * Some of the definitions in this file use the 'ull' suffix in order to avoid
45 * subtle integer overflow errors due to implicit integer type promotion when
46 * working with 32-bit values.
47 *
48 * The TSP linker script includes some of these definitions to define the BL3-2
49 * memory map, but the GNU LD does not support the 'ull' suffix, causing the
50 * build process to fail. To solve this problem, the auxiliary macro MAKE_ULL(x)
51 * will add the 'ull' suffix only when the macro __LINKER__ is not defined
52 * (__LINKER__ is defined in the command line to preprocess the linker script).
53 * Constants in the linker script will not have the 'ull' suffix, but this is
54 * not a problem since the linker evaluates all constant expressions to 64 bit
55 * (assuming the target architecture is 64 bit).
56 */
57#ifndef __LINKER__
58 #define MAKE_ULL(x) x##ull
59#else
60 #define MAKE_ULL(x) x
61#endif
Juan Castillo0c70c572014-08-12 13:04:43 +010062
Dan Handleyed6ff952014-05-14 17:44:19 +010063/*******************************************************************************
64 * FVP memory map related constants
65 ******************************************************************************/
66
Juan Castillo0c70c572014-08-12 13:04:43 +010067#define FVP_TRUSTED_ROM_BASE 0x00000000
68#define FVP_TRUSTED_ROM_SIZE 0x04000000 /* 64 MB */
69
Juan Castillo42a617d2014-09-24 10:00:06 +010070/* The first 4KB of Trusted SRAM are used as shared memory */
71#define FVP_SHARED_MEM_BASE 0x04000000
72#define FVP_SHARED_MEM_SIZE 0x00001000 /* 4 KB */
73
74/* The remaining Trusted SRAM is used to load the BL images */
75#define FVP_TRUSTED_SRAM_BASE 0x04001000
76#define FVP_TRUSTED_SRAM_SIZE 0x0003F000 /* 252 KB */
Juan Castillo0c70c572014-08-12 13:04:43 +010077
78#define FVP_TRUSTED_DRAM_BASE 0x06000000
79#define FVP_TRUSTED_DRAM_SIZE 0x02000000 /* 32 MB */
80
Dan Handleyed6ff952014-05-14 17:44:19 +010081#define FLASH0_BASE 0x08000000
Juan Castillo0c70c572014-08-12 13:04:43 +010082#define FLASH0_SIZE 0x04000000
Dan Handleyed6ff952014-05-14 17:44:19 +010083
84#define FLASH1_BASE 0x0c000000
85#define FLASH1_SIZE 0x04000000
86
87#define PSRAM_BASE 0x14000000
88#define PSRAM_SIZE 0x04000000
89
90#define VRAM_BASE 0x18000000
91#define VRAM_SIZE 0x02000000
92
93/* Aggregate of all devices in the first GB */
94#define DEVICE0_BASE 0x1a000000
95#define DEVICE0_SIZE 0x12200000
96
97#define DEVICE1_BASE 0x2f000000
98#define DEVICE1_SIZE 0x200000
99
100#define NSRAM_BASE 0x2e000000
101#define NSRAM_SIZE 0x10000
102
Juan Castilloe33ee5f2014-12-19 09:51:00 +0000103#define DRAM1_BASE MAKE_ULL(0x80000000)
104#define DRAM1_SIZE MAKE_ULL(0x80000000)
Dan Handleyed6ff952014-05-14 17:44:19 +0100105#define DRAM1_END (DRAM1_BASE + DRAM1_SIZE - 1)
Juan Castillof3e02182014-12-19 09:28:30 +0000106
107/* Define the top 16 MB of DRAM1 as secure */
Juan Castilloe33ee5f2014-12-19 09:51:00 +0000108#define DRAM1_SEC_SIZE MAKE_ULL(0x01000000)
Juan Castillof3e02182014-12-19 09:28:30 +0000109#define DRAM1_SEC_BASE (DRAM1_BASE + DRAM1_SIZE - DRAM1_SEC_SIZE)
110#define DRAM1_SEC_END (DRAM1_SEC_BASE + DRAM1_SEC_SIZE - 1)
111
112#define DRAM1_NS_BASE DRAM1_BASE
113#define DRAM1_NS_SIZE (DRAM1_SIZE - DRAM1_SEC_SIZE)
114#define DRAM1_NS_END (DRAM1_NS_BASE + DRAM1_NS_SIZE - 1)
Dan Handleyed6ff952014-05-14 17:44:19 +0100115
116#define DRAM_BASE DRAM1_BASE
117#define DRAM_SIZE DRAM1_SIZE
118
Juan Castilloe33ee5f2014-12-19 09:51:00 +0000119#define DRAM2_BASE MAKE_ULL(0x880000000)
120#define DRAM2_SIZE MAKE_ULL(0x780000000)
Dan Handleyed6ff952014-05-14 17:44:19 +0100121#define DRAM2_END (DRAM2_BASE + DRAM2_SIZE - 1)
122
123#define PCIE_EXP_BASE 0x40000000
124#define TZRNG_BASE 0x7fe60000
125#define TZNVCTR_BASE 0x7fe70000
126#define TZROOTKEY_BASE 0x7fe80000
127
128/* Memory mapped Generic timer interfaces */
129#define SYS_CNTCTL_BASE 0x2a430000
130#define SYS_CNTREAD_BASE 0x2a800000
131#define SYS_TIMCTL_BASE 0x2a810000
132
133/* V2M motherboard system registers & offsets */
134#define VE_SYSREGS_BASE 0x1c010000
Juan Castillo4dc4a472014-08-12 11:17:06 +0100135#define V2M_SYS_ID 0x0
136#define V2M_SYS_SWITCH 0x4
137#define V2M_SYS_LED 0x8
Dan Handleyed6ff952014-05-14 17:44:19 +0100138#define V2M_SYS_CFGDATA 0xa0
139#define V2M_SYS_CFGCTRL 0xa4
Juan Castillo4dc4a472014-08-12 11:17:06 +0100140#define V2M_SYS_CFGSTATUS 0xa8
141
142#define CFGCTRL_START (1 << 31)
143#define CFGCTRL_RW (1 << 30)
144#define CFGCTRL_FUNC_SHIFT 20
145#define CFGCTRL_FUNC(fn) (fn << CFGCTRL_FUNC_SHIFT)
146#define FUNC_CLK_GEN 0x01
147#define FUNC_TEMP 0x04
148#define FUNC_DB_RESET 0x05
149#define FUNC_SCC_CFG 0x06
150#define FUNC_SHUTDOWN 0x08
151#define FUNC_REBOOT 0x09
Dan Handleyed6ff952014-05-14 17:44:19 +0100152
Soby Mathew13ee9682015-01-22 11:22:22 +0000153/*
154 * The number of regions like RO(code), coherent and data required by
155 * different BL stages which need to be mapped in the MMU.
156 */
157#if USE_COHERENT_MEM
158#define FVP_BL_REGIONS 3
159#else
160#define FVP_BL_REGIONS 2
161#endif
162
163/*
164 * The FVP_MAX_MMAP_REGIONS depend on the number of entries in fvp_mmap[]
165 * defined for each BL stage in fvp_common.c.
166 */
167#if IMAGE_BL1
168#define FVP_MMAP_ENTRIES 5
169#endif
170#if IMAGE_BL2
171#define FVP_MMAP_ENTRIES 7
172#endif
173#if IMAGE_BL31
174#define FVP_MMAP_ENTRIES 4
175#endif
176#if IMAGE_BL32
177#define FVP_MMAP_ENTRIES 3
178#endif
179
Dan Handleyed6ff952014-05-14 17:44:19 +0100180/* Load address of BL33 in the FVP port */
181#define NS_IMAGE_OFFSET (DRAM1_BASE + 0x8000000) /* DRAM + 128MB */
182
Andrew Thoelkea55566d2014-05-28 22:22:55 +0100183/* Special value used to verify platform parameters from BL2 to BL3-1 */
184#define FVP_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL
185
Dan Handleyed6ff952014-05-14 17:44:19 +0100186/*
187 * V2M sysled bit definitions. The values written to this
188 * register are defined in arch.h & runtime_svc.h. Only
189 * used by the primary cpu to diagnose any cold boot issues.
190 *
191 * SYS_LED[0] - Security state (S=0/NS=1)
192 * SYS_LED[2:1] - Exception Level (EL3-EL0)
193 * SYS_LED[7:3] - Exception Class (Sync/Async & origin)
194 *
195 */
196#define SYS_LED_SS_SHIFT 0x0
197#define SYS_LED_EL_SHIFT 0x1
198#define SYS_LED_EC_SHIFT 0x3
199
200#define SYS_LED_SS_MASK 0x1
201#define SYS_LED_EL_MASK 0x3
202#define SYS_LED_EC_MASK 0x1f
203
204/* V2M sysid register bits */
Juan Castillod73898a2014-06-13 17:10:00 +0100205#define SYS_ID_REV_SHIFT 28
Dan Handleyed6ff952014-05-14 17:44:19 +0100206#define SYS_ID_HBI_SHIFT 16
207#define SYS_ID_BLD_SHIFT 12
208#define SYS_ID_ARCH_SHIFT 8
209#define SYS_ID_FPGA_SHIFT 0
210
211#define SYS_ID_REV_MASK 0xf
212#define SYS_ID_HBI_MASK 0xfff
213#define SYS_ID_BLD_MASK 0xf
214#define SYS_ID_ARCH_MASK 0xf
215#define SYS_ID_FPGA_MASK 0xff
216
217#define SYS_ID_BLD_LENGTH 4
218
Dan Handleyed6ff952014-05-14 17:44:19 +0100219#define HBI_FVP_BASE 0x020
Andrew Thoelke960347d2014-06-26 14:27:26 +0100220#define REV_FVP_BASE_V0 0x0
221
Dan Handleyed6ff952014-05-14 17:44:19 +0100222#define HBI_FOUNDATION 0x010
Andrew Thoelke960347d2014-06-26 14:27:26 +0100223#define REV_FOUNDATION_V2_0 0x0
224#define REV_FOUNDATION_V2_1 0x1
Dan Handleyed6ff952014-05-14 17:44:19 +0100225
226#define BLD_GIC_VE_MMAP 0x0
227#define BLD_GIC_A53A57_MMAP 0x1
228
229#define ARCH_MODEL 0x1
230
231/* FVP Power controller base address*/
232#define PWRC_BASE 0x1c100000
233
234
235/*******************************************************************************
236 * CCI-400 related constants
237 ******************************************************************************/
238#define CCI400_BASE 0x2c090000
Dan Handleybe234f92014-08-04 16:11:15 +0100239#define CCI400_SL_IFACE3_CLUSTER_IX 0
240#define CCI400_SL_IFACE4_CLUSTER_IX 1
Dan Handleyed6ff952014-05-14 17:44:19 +0100241
242/*******************************************************************************
243 * GIC-400 & interrupt handling related constants
244 ******************************************************************************/
245/* VE compatible GIC memory map */
246#define VE_GICD_BASE 0x2c001000
247#define VE_GICC_BASE 0x2c002000
248#define VE_GICH_BASE 0x2c004000
249#define VE_GICV_BASE 0x2c006000
250
251/* Base FVP compatible GIC memory map */
252#define BASE_GICD_BASE 0x2f000000
253#define BASE_GICR_BASE 0x2f100000
254#define BASE_GICC_BASE 0x2c000000
255#define BASE_GICH_BASE 0x2c010000
256#define BASE_GICV_BASE 0x2c02f000
257
258#define IRQ_TZ_WDOG 56
259#define IRQ_SEC_PHY_TIMER 29
260#define IRQ_SEC_SGI_0 8
261#define IRQ_SEC_SGI_1 9
262#define IRQ_SEC_SGI_2 10
263#define IRQ_SEC_SGI_3 11
264#define IRQ_SEC_SGI_4 12
265#define IRQ_SEC_SGI_5 13
266#define IRQ_SEC_SGI_6 14
267#define IRQ_SEC_SGI_7 15
Dan Handleyed6ff952014-05-14 17:44:19 +0100268
269/*******************************************************************************
270 * PL011 related constants
271 ******************************************************************************/
272#define PL011_UART0_BASE 0x1c090000
273#define PL011_UART1_BASE 0x1c0a0000
274#define PL011_UART2_BASE 0x1c0b0000
275#define PL011_UART3_BASE 0x1c0c0000
276
Soby Mathew69817f72014-07-14 15:43:21 +0100277#define PL011_BAUDRATE 115200
278
279#define PL011_UART0_CLK_IN_HZ 24000000
280#define PL011_UART1_CLK_IN_HZ 24000000
281#define PL011_UART2_CLK_IN_HZ 24000000
282#define PL011_UART3_CLK_IN_HZ 24000000
283
Dan Handleyed6ff952014-05-14 17:44:19 +0100284/*******************************************************************************
285 * TrustZone address space controller related constants
286 ******************************************************************************/
287#define TZC400_BASE 0x2a4a0000
288
289/*
290 * The NSAIDs for this platform as used to program the TZC400.
291 */
292
Dan Handleyed6ff952014-05-14 17:44:19 +0100293/* NSAIDs used by devices in TZC filter 0 on FVP */
294#define FVP_NSAID_DEFAULT 0
295#define FVP_NSAID_PCI 1
296#define FVP_NSAID_VIRTIO 8 /* from FVP v5.6 onwards */
297#define FVP_NSAID_AP 9 /* Application Processors */
298#define FVP_NSAID_VIRTIO_OLD 15 /* until FVP v5.5 */
299
300/* NSAIDs used by devices in TZC filter 2 on FVP */
301#define FVP_NSAID_HDLCD0 2
302#define FVP_NSAID_CLCD 7
303
Juan Castillo48e84b32014-08-12 13:51:51 +0100304/*******************************************************************************
305 * Shared Data
306 ******************************************************************************/
307
308/* Entrypoint mailboxes */
Juan Castillo42a617d2014-09-24 10:00:06 +0100309#define MBOX_BASE FVP_SHARED_MEM_BASE
Juan Castillo48e84b32014-08-12 13:51:51 +0100310#define MBOX_SIZE 0x200
311
312/* Base address where parameters to BL31 are stored */
313#define PARAMS_BASE (MBOX_BASE + MBOX_SIZE)
314
Dan Handleyed6ff952014-05-14 17:44:19 +0100315#endif /* __FVP_DEF_H__ */