blob: 4a7d314c955dc0b6f50974580b48919883e50986 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathewea26bad2016-11-14 12:25:45 +00002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef CSS_DEF_H
8#define CSS_DEF_H
Dan Handley9df48042015-03-19 18:58:55 +00009
10#include <arm_def.h>
Jeenu Viswambharan723dce02017-09-22 08:59:59 +010011#include <gic_common.h>
12#include <interrupt_props.h>
Dan Handley9df48042015-03-19 18:58:55 +000013#include <tzc400.h>
14
15/*************************************************************************
16 * Definitions common to all ARM Compute SubSystems (CSS)
17 *************************************************************************/
Dan Handley9df48042015-03-19 18:58:55 +000018#define NSROM_BASE 0x1f000000
19#define NSROM_SIZE 0x00001000
20
21/* Following covers CSS Peripherals excluding NSROM and NSRAM */
22#define CSS_DEVICE_BASE 0x20000000
23#define CSS_DEVICE_SIZE 0x0e000000
Dan Handley9df48042015-03-19 18:58:55 +000024
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010025/* System Security Control Registers */
26#define SSC_REG_BASE 0x2a420000
27#define SSC_GPRETN (SSC_REG_BASE + 0x030)
28
Chandni Cherukuri346c7ca2018-09-16 21:05:49 +053029/* System ID Registers Unit */
30#define SID_REG_BASE 0x2a4a0000
31#define SID_SYSTEM_ID_OFFSET 0x40
32#define SID_SYSTEM_CFG_OFFSET 0x70
33
Dan Handley9df48042015-03-19 18:58:55 +000034/* The slave_bootsecure controls access to GPU, DMC and CS. */
35#define CSS_NIC400_SLAVE_BOOTSECURE 8
36
37/* Interrupt handling constants */
38#define CSS_IRQ_MHU 69
39#define CSS_IRQ_GPU_SMMU_0 71
Dan Handley9df48042015-03-19 18:58:55 +000040#define CSS_IRQ_TZC 80
41#define CSS_IRQ_TZ_WDOG 86
Vikram Kanigirif3bcea22015-06-24 17:51:09 +010042#define CSS_IRQ_SEC_SYS_TIMER 91
Dan Handley9df48042015-03-19 18:58:55 +000043
Soby Mathew1ced6b82017-06-12 12:37:10 +010044/* MHU register offsets */
45#define MHU_CPU_INTR_S_SET_OFFSET 0x308
46
Sandrine Bailleux761bba32015-04-29 13:02:46 +010047/*
Jeenu Viswambharan723dce02017-09-22 08:59:59 +010048 * Define a list of Group 1 Secure interrupt properties as per GICv3
49 * terminology. On a GICv2 system or mode, the interrupts will be treated as
50 * Group 0 interrupts.
Achin Gupta1fa7eb62015-11-03 14:18:34 +000051 */
Jeenu Viswambharan723dce02017-09-22 08:59:59 +010052#define CSS_G1S_IRQ_PROPS(grp) \
53 INTR_PROP_DESC(CSS_IRQ_MHU, GIC_HIGHEST_SEC_PRIORITY, grp, \
54 GIC_INTR_CFG_LEVEL), \
55 INTR_PROP_DESC(CSS_IRQ_GPU_SMMU_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
56 GIC_INTR_CFG_LEVEL), \
57 INTR_PROP_DESC(CSS_IRQ_TZC, GIC_HIGHEST_SEC_PRIORITY, grp, \
58 GIC_INTR_CFG_LEVEL), \
59 INTR_PROP_DESC(CSS_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, grp, \
60 GIC_INTR_CFG_LEVEL), \
61 INTR_PROP_DESC(CSS_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
62 GIC_INTR_CFG_LEVEL)
Achin Gupta1fa7eb62015-11-03 14:18:34 +000063
Soby Mathew1ced6b82017-06-12 12:37:10 +010064#if CSS_USE_SCMI_SDS_DRIVER
65/* Memory region for shared data storage */
66#define PLAT_ARM_SDS_MEM_BASE ARM_SHARED_RAM_BASE
67#define PLAT_ARM_SDS_MEM_SIZE_MAX 0xDC0 /* 3520 bytes */
Achin Gupta1fa7eb62015-11-03 14:18:34 +000068/*
Soby Mathew1ced6b82017-06-12 12:37:10 +010069 * The SCMI Channel is placed right after the SDS region
Soby Mathewea26bad2016-11-14 12:25:45 +000070 */
Soby Mathew1ced6b82017-06-12 12:37:10 +010071#define CSS_SCMI_PAYLOAD_BASE (PLAT_ARM_SDS_MEM_BASE + PLAT_ARM_SDS_MEM_SIZE_MAX)
72#define CSS_SCMI_MHU_DB_REG_OFF MHU_CPU_INTR_S_SET_OFFSET
73
74/* Trusted mailbox base address common to all CSS */
75/* If SDS is present, then mailbox is at top of SRAM */
76#define PLAT_ARM_TRUSTED_MAILBOX_BASE (ARM_SHARED_RAM_BASE + ARM_SHARED_RAM_SIZE - 0x8)
Soby Mathewea26bad2016-11-14 12:25:45 +000077
Soby Mathew1ced6b82017-06-12 12:37:10 +010078/* Number of retries for SCP_RAM_READY flag */
79#define CSS_SCP_READY_10US_RETRIES 1000000 /* Effective timeout of 10000 ms */
80
81#else
Soby Mathewea26bad2016-11-14 12:25:45 +000082/*
Sandrine Bailleux761bba32015-04-29 13:02:46 +010083 * SCP <=> AP boot configuration
84 *
85 * The SCP/AP boot configuration is a 32-bit word located at a known offset from
Vikram Kanigiri72084192016-02-08 16:29:30 +000086 * the start of the Trusted SRAM.
Sandrine Bailleux761bba32015-04-29 13:02:46 +010087 *
88 * Note that the value stored at this address is only valid at boot time, before
Juan Castilloa72b6472015-12-10 15:49:17 +000089 * the SCP_BL2 image is transferred to SCP.
Sandrine Bailleux761bba32015-04-29 13:02:46 +010090 */
Vikram Kanigiri72084192016-02-08 16:29:30 +000091#define SCP_BOOT_CFG_ADDR PLAT_CSS_SCP_COM_SHARED_MEM_BASE
Dan Handley9df48042015-03-19 18:58:55 +000092
Soby Mathew1ced6b82017-06-12 12:37:10 +010093/* Trusted mailbox base address common to all CSS */
94/* If SDS is not present, then the mailbox is at the bottom of SRAM */
95#define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE
96
97#endif /* CSS_USE_SCMI_SDS_DRIVER */
98
Dan Handley9df48042015-03-19 18:58:55 +000099#define CSS_MAP_DEVICE MAP_REGION_FLAT( \
100 CSS_DEVICE_BASE, \
101 CSS_DEVICE_SIZE, \
102 MT_DEVICE | MT_RW | MT_SECURE)
103
Soby Mathewcbafd7a2016-11-14 12:44:32 +0000104#define CSS_MAP_NSRAM MAP_REGION_FLAT( \
105 NSRAM_BASE, \
106 NSRAM_SIZE, \
Chris Kay64491822018-05-10 14:43:28 +0100107 MT_DEVICE | MT_RW | MT_NS)
Soby Mathewcbafd7a2016-11-14 12:44:32 +0000108
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100109#if defined(IMAGE_BL2U)
110#define CSS_MAP_SCP_BL2U MAP_REGION_FLAT( \
111 SCP_BL2U_BASE, \
112 SCP_BL2U_LIMIT \
113 - SCP_BL2U_BASE,\
114 MT_RW_DATA | MT_SECURE)
115#endif
116
Vikram Kanigirif79d1502015-11-12 17:22:16 +0000117/* Platform ID address */
118#define SSC_VERSION_OFFSET 0x040
119
120#define SSC_VERSION_CONFIG_SHIFT 28
121#define SSC_VERSION_MAJOR_REV_SHIFT 24
122#define SSC_VERSION_MINOR_REV_SHIFT 20
123#define SSC_VERSION_DESIGNER_ID_SHIFT 12
124#define SSC_VERSION_PART_NUM_SHIFT 0x0
125#define SSC_VERSION_CONFIG_MASK 0xf
126#define SSC_VERSION_MAJOR_REV_MASK 0xf
127#define SSC_VERSION_MINOR_REV_MASK 0xf
128#define SSC_VERSION_DESIGNER_ID_MASK 0xff
129#define SSC_VERSION_PART_NUM_MASK 0xfff
130
Chandni Cherukuri346c7ca2018-09-16 21:05:49 +0530131#define SID_SYSTEM_ID_PART_NUM_MASK 0xfff
132
dp-armb71946b2017-02-08 12:16:42 +0000133/* SSC debug configuration registers */
134#define SSC_DBGCFG_SET 0x14
135#define SSC_DBGCFG_CLR 0x18
136
137#define SPIDEN_INT_CLR_SHIFT 6
138#define SPIDEN_SEL_SET_SHIFT 7
139
Vikram Kanigirif79d1502015-11-12 17:22:16 +0000140#ifndef __ASSEMBLY__
141
142/* SSC_VERSION related accessors */
143
144/* Returns the part number of the platform */
145#define GET_SSC_VERSION_PART_NUM(val) \
146 (((val) >> SSC_VERSION_PART_NUM_SHIFT) & \
147 SSC_VERSION_PART_NUM_MASK)
148
149/* Returns the configuration number of the platform */
150#define GET_SSC_VERSION_CONFIG(val) \
151 (((val) >> SSC_VERSION_CONFIG_SHIFT) & \
152 SSC_VERSION_CONFIG_MASK)
153
154#endif /* __ASSEMBLY__ */
Dan Handley9df48042015-03-19 18:58:55 +0000155
156/*************************************************************************
157 * Required platform porting definitions common to all
158 * ARM Compute SubSystems (CSS)
159 ************************************************************************/
160
161/*
Vikram Kanigiri18a17312016-01-14 14:26:27 +0000162 * The loading of SCP images(SCP_BL2 or SCP_BL2U) is done if there
163 * respective base addresses are defined (i.e SCP_BL2_BASE, SCP_BL2U_BASE).
164 * Hence, `CSS_LOAD_SCP_IMAGES` needs to be set to 1 if BL2 needs to load
165 * an SCP_BL2/SCP_BL2U image.
166 */
167#if CSS_LOAD_SCP_IMAGES
Soby Mathew2f6cac42017-06-13 18:00:53 +0100168
169#if ARM_BL31_IN_DRAM
170#error "SCP_BL2 is not expected to be loaded by BL2 for ARM_BL31_IN_DRAM config"
171#endif
172
Vikram Kanigiri18a17312016-01-14 14:26:27 +0000173/*
Juan Castilloa72b6472015-12-10 15:49:17 +0000174 * Load address of SCP_BL2 in CSS platform ports
Soby Mathew2f6cac42017-06-13 18:00:53 +0100175 * SCP_BL2 is loaded to the same place as BL31 but it shouldn't overwrite BL1
Soby Mathewaf14b462018-06-01 16:53:38 +0100176 * rw data or BL2. Once SCP_BL2 is transferred to the SCP, it is discarded and
177 * BL31 is loaded over the top.
Dan Handley9df48042015-03-19 18:58:55 +0000178 */
Soby Mathewaf14b462018-06-01 16:53:38 +0100179#define SCP_BL2_BASE (BL2_BASE - PLAT_CSS_MAX_SCP_BL2_SIZE)
180#define SCP_BL2_LIMIT BL2_BASE
Dan Handley9df48042015-03-19 18:58:55 +0000181
Soby Mathewaf14b462018-06-01 16:53:38 +0100182#define SCP_BL2U_BASE (BL2_BASE - PLAT_CSS_MAX_SCP_BL2U_SIZE)
183#define SCP_BL2U_LIMIT BL2_BASE
Vikram Kanigiri18a17312016-01-14 14:26:27 +0000184#endif /* CSS_LOAD_SCP_IMAGES */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +0100185
Dan Handley9df48042015-03-19 18:58:55 +0000186/* Load address of Non-Secure Image for CSS platform ports */
Roberto Vargas550eb082018-01-05 16:00:05 +0000187#define PLAT_ARM_NS_IMAGE_OFFSET U(0xE0000000)
Dan Handley9df48042015-03-19 18:58:55 +0000188
189/* TZC related constants */
Soby Mathew9c708b52016-02-26 14:23:19 +0000190#define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT_ALL
Vikram Kanigiria2cee032015-07-31 16:35:05 +0100191
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100192/*
193 * Parsing of CPU and Cluster states, as returned by 'Get CSS Power State' SCP
194 * command
195 */
196#define CSS_CLUSTER_PWR_STATE_ON 0
197#define CSS_CLUSTER_PWR_STATE_OFF 3
198
199#define CSS_CPU_PWR_STATE_ON 1
200#define CSS_CPU_PWR_STATE_OFF 0
201#define CSS_CPU_PWR_STATE(state, n) (((state) >> (n)) & 1)
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100202
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000203#endif /* CSS_DEF_H */