Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 1 | /* |
Jacky Bai | 0e40055 | 2022-03-14 17:14:26 +0800 | [diff] [blame] | 2 | * Copyright (c) 2019-2022 ARM Limited and Contributors. All rights reserved. |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #include <assert.h> |
| 8 | #include <stdbool.h> |
| 9 | |
| 10 | #include <platform_def.h> |
| 11 | |
| 12 | #include <arch_helpers.h> |
| 13 | #include <common/bl_common.h> |
| 14 | #include <common/debug.h> |
| 15 | #include <context.h> |
| 16 | #include <drivers/arm/tzc380.h> |
| 17 | #include <drivers/console.h> |
| 18 | #include <drivers/generic_delay_timer.h> |
| 19 | #include <lib/el3_runtime/context_mgmt.h> |
| 20 | #include <lib/mmio.h> |
Ji Luo | e329b3d | 2020-02-20 23:47:21 +0800 | [diff] [blame] | 21 | #include <lib/xlat_tables/xlat_tables_v2.h> |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 22 | #include <plat/common/platform.h> |
| 23 | |
Jacky Bai | ec03180 | 2019-11-25 14:45:32 +0800 | [diff] [blame] | 24 | #include <dram.h> |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 25 | #include <gpc.h> |
Jacky Bai | 91c6d32 | 2019-05-21 20:24:52 +0800 | [diff] [blame] | 26 | #include <imx_aipstz.h> |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 27 | #include <imx_uart.h> |
Jacky Bai | 64130a3 | 2019-07-18 13:43:17 +0800 | [diff] [blame] | 28 | #include <imx_rdc.h> |
Jacky Bai | 3bf04a5 | 2019-06-12 17:41:47 +0800 | [diff] [blame] | 29 | #include <imx8m_caam.h> |
Jacky Bai | 3c3c268 | 2020-01-07 14:53:54 +0800 | [diff] [blame] | 30 | #include <imx8m_csu.h> |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 31 | #include <plat_imx8.h> |
| 32 | |
Ji Luo | 1c33a2e | 2020-02-21 10:36:47 +0800 | [diff] [blame] | 33 | #define TRUSTY_PARAMS_LEN_BYTES (4096*2) |
| 34 | |
Andrey Zhizhikin | 521f246 | 2022-09-26 22:41:08 +0200 | [diff] [blame] | 35 | /* |
| 36 | * Note: DRAM region is mapped with entire size available and uses MT_RW |
| 37 | * attributes. |
| 38 | * See details in docs/plat/imx8m.rst "High Assurance Boot (HABv4)" section |
| 39 | * for explanation of this mapping scheme. |
| 40 | */ |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 41 | static const mmap_region_t imx_mmap[] = { |
| 42 | MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW), |
| 43 | MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */ |
Jacky Bai | ec03180 | 2019-11-25 14:45:32 +0800 | [diff] [blame] | 44 | MAP_REGION_FLAT(OCRAM_S_BASE, OCRAM_S_SIZE, MT_DEVICE | MT_RW), /* OCRAM_S */ |
| 45 | MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW), /* DDRMIX */ |
Jacky Bai | 31f0232 | 2019-12-11 16:26:59 +0800 | [diff] [blame] | 46 | MAP_REGION_FLAT(IMX_VPUMIX_BASE, IMX_VPUMIX_SIZE, MT_DEVICE | MT_RW), /* VPUMIX */ |
Andrey Zhizhikin | 521f246 | 2022-09-26 22:41:08 +0200 | [diff] [blame] | 47 | MAP_REGION_FLAT(IMX_CAAM_RAM_BASE, IMX_CAAM_RAM_SIZE, MT_MEMORY | MT_RW), /* CAMM RAM */ |
| 48 | MAP_REGION_FLAT(IMX_NS_OCRAM_BASE, IMX_NS_OCRAM_SIZE, MT_MEMORY | MT_RW), /* NS OCRAM */ |
| 49 | MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM code */ |
| 50 | MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), /* DRAM */ |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 51 | {0}, |
| 52 | }; |
| 53 | |
Jacky Bai | 91c6d32 | 2019-05-21 20:24:52 +0800 | [diff] [blame] | 54 | static const struct aipstz_cfg aipstz[] = { |
| 55 | {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, |
| 56 | {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, |
| 57 | {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, |
| 58 | {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, |
| 59 | {0}, |
| 60 | }; |
| 61 | |
Jacky Bai | 64130a3 | 2019-07-18 13:43:17 +0800 | [diff] [blame] | 62 | static const struct imx_rdc_cfg rdc[] = { |
| 63 | /* Master domain assignment */ |
Jacky Bai | 0e40055 | 2022-03-14 17:14:26 +0800 | [diff] [blame] | 64 | RDC_MDAn(RDC_MDA_M4, DID1), |
Jacky Bai | 64130a3 | 2019-07-18 13:43:17 +0800 | [diff] [blame] | 65 | |
| 66 | /* peripherals domain permission */ |
Jacky Bai | 0e40055 | 2022-03-14 17:14:26 +0800 | [diff] [blame] | 67 | RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W), |
| 68 | RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W), |
Jacky Bai | 64130a3 | 2019-07-18 13:43:17 +0800 | [diff] [blame] | 69 | |
| 70 | /* memory region */ |
| 71 | |
| 72 | /* Sentinel */ |
| 73 | {0}, |
| 74 | }; |
| 75 | |
Jacky Bai | 3c3c268 | 2020-01-07 14:53:54 +0800 | [diff] [blame] | 76 | static const struct imx_csu_cfg csu_cfg[] = { |
| 77 | /* peripherals csl setting */ |
| 78 | CSU_CSLx(0x1, CSU_SEC_LEVEL_0, UNLOCKED), |
| 79 | |
| 80 | /* master HP0~1 */ |
| 81 | |
| 82 | /* SA setting */ |
| 83 | |
| 84 | /* HP control setting */ |
| 85 | |
| 86 | /* Sentinel */ |
| 87 | {0} |
| 88 | }; |
| 89 | |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 90 | static entry_point_info_t bl32_image_ep_info; |
| 91 | static entry_point_info_t bl33_image_ep_info; |
| 92 | |
| 93 | /* get SPSR for BL33 entry */ |
| 94 | static uint32_t get_spsr_for_bl33_entry(void) |
| 95 | { |
| 96 | unsigned long el_status; |
| 97 | unsigned long mode; |
| 98 | uint32_t spsr; |
| 99 | |
| 100 | /* figure out what mode we enter the non-secure world */ |
| 101 | el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; |
| 102 | el_status &= ID_AA64PFR0_ELX_MASK; |
| 103 | |
| 104 | mode = (el_status) ? MODE_EL2 : MODE_EL1; |
| 105 | |
| 106 | spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); |
| 107 | return spsr; |
| 108 | } |
| 109 | |
| 110 | void bl31_tzc380_setup(void) |
| 111 | { |
| 112 | unsigned int val; |
| 113 | |
| 114 | val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28); |
| 115 | if ((val & GPR_TZASC_EN) != GPR_TZASC_EN) |
| 116 | return; |
| 117 | |
| 118 | tzc380_init(IMX_TZASC_BASE); |
| 119 | |
| 120 | /* |
| 121 | * Need to substact offset 0x40000000 from CPU address when |
| 122 | * programming tzasc region for i.mx8mm. |
| 123 | */ |
| 124 | |
| 125 | /* Enable 1G-5G S/NS RW */ |
| 126 | tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) | |
| 127 | TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL); |
| 128 | } |
| 129 | |
| 130 | void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, |
| 131 | u_register_t arg2, u_register_t arg3) |
| 132 | { |
Andre Przywara | 7110d99 | 2020-01-25 00:58:35 +0000 | [diff] [blame] | 133 | static console_t console; |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 134 | int i; |
| 135 | |
| 136 | /* Enable CSU NS access permission */ |
| 137 | for (i = 0; i < 64; i++) { |
| 138 | mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff); |
| 139 | } |
| 140 | |
Jacky Bai | 91c6d32 | 2019-05-21 20:24:52 +0800 | [diff] [blame] | 141 | imx_aipstz_init(aipstz); |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 142 | |
Jacky Bai | 64130a3 | 2019-07-18 13:43:17 +0800 | [diff] [blame] | 143 | imx_rdc_init(rdc); |
| 144 | |
Jacky Bai | 3c3c268 | 2020-01-07 14:53:54 +0800 | [diff] [blame] | 145 | imx_csu_init(csu_cfg); |
| 146 | |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 147 | console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ, |
| 148 | IMX_CONSOLE_BAUDRATE, &console); |
| 149 | /* This console is only used for boot stage */ |
Andre Przywara | 7110d99 | 2020-01-25 00:58:35 +0000 | [diff] [blame] | 150 | console_set_scope(&console, CONSOLE_FLAG_BOOT); |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 151 | |
Andrey Zhizhikin | 6651ef8 | 2022-09-19 20:49:16 +0200 | [diff] [blame] | 152 | imx8m_caam_init(); |
| 153 | |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 154 | /* |
| 155 | * tell BL3-1 where the non-secure software image is located |
| 156 | * and the entry state information. |
| 157 | */ |
| 158 | bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET; |
| 159 | bl33_image_ep_info.spsr = get_spsr_for_bl33_entry(); |
| 160 | SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); |
| 161 | |
Ji Luo | 1c33a2e | 2020-02-21 10:36:47 +0800 | [diff] [blame] | 162 | #if defined(SPD_opteed) || defined(SPD_trusty) |
Jacky Bai | 2a763ba | 2019-07-18 13:34:09 +0800 | [diff] [blame] | 163 | /* Populate entry point information for BL32 */ |
| 164 | SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); |
| 165 | SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); |
| 166 | bl32_image_ep_info.pc = BL32_BASE; |
| 167 | bl32_image_ep_info.spsr = 0; |
| 168 | |
Silvano di Ninno | b723a55 | 2020-03-25 09:24:51 +0100 | [diff] [blame] | 169 | /* Pass TEE base and size to bl33 */ |
| 170 | bl33_image_ep_info.args.arg1 = BL32_BASE; |
| 171 | bl33_image_ep_info.args.arg2 = BL32_SIZE; |
| 172 | |
Ji Luo | 1c33a2e | 2020-02-21 10:36:47 +0800 | [diff] [blame] | 173 | #ifdef SPD_trusty |
| 174 | bl32_image_ep_info.args.arg0 = BL32_SIZE; |
| 175 | bl32_image_ep_info.args.arg1 = BL32_BASE; |
Silvano di Ninno | b723a55 | 2020-03-25 09:24:51 +0100 | [diff] [blame] | 176 | #else |
| 177 | /* Make sure memory is clean */ |
| 178 | mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0); |
| 179 | bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; |
| 180 | bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; |
Ji Luo | 1c33a2e | 2020-02-21 10:36:47 +0800 | [diff] [blame] | 181 | #endif |
Jacky Bai | 2a763ba | 2019-07-18 13:34:09 +0800 | [diff] [blame] | 182 | #endif |
| 183 | |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 184 | bl31_tzc380_setup(); |
| 185 | } |
| 186 | |
| 187 | void bl31_plat_arch_setup(void) |
| 188 | { |
| 189 | mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE), |
| 190 | MT_MEMORY | MT_RW | MT_SECURE); |
| 191 | mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE), |
| 192 | MT_MEMORY | MT_RO | MT_SECURE); |
| 193 | #if USE_COHERENT_MEM |
| 194 | mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE, |
| 195 | (BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE), |
| 196 | MT_DEVICE | MT_RW | MT_SECURE); |
| 197 | #endif |
Ji Luo | 1c33a2e | 2020-02-21 10:36:47 +0800 | [diff] [blame] | 198 | /* Map TEE memory */ |
| 199 | mmap_add_region(BL32_BASE, BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW); |
| 200 | |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 201 | mmap_add(imx_mmap); |
| 202 | |
| 203 | init_xlat_tables(); |
| 204 | |
| 205 | enable_mmu_el3(0); |
| 206 | } |
| 207 | |
| 208 | void bl31_platform_setup(void) |
| 209 | { |
| 210 | generic_delay_timer_init(); |
| 211 | |
| 212 | /* select the CKIL source to 32K OSC */ |
| 213 | mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1); |
| 214 | |
Jacky Bai | ec03180 | 2019-11-25 14:45:32 +0800 | [diff] [blame] | 215 | /* Init the dram info */ |
| 216 | dram_info_init(SAVED_DRAM_TIMING_BASE); |
| 217 | |
Jacky Bai | a617700 | 2019-03-06 17:15:06 +0800 | [diff] [blame] | 218 | plat_gic_driver_init(); |
| 219 | plat_gic_init(); |
| 220 | |
| 221 | imx_gpc_init(); |
| 222 | } |
| 223 | |
| 224 | entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type) |
| 225 | { |
| 226 | if (type == NON_SECURE) |
| 227 | return &bl33_image_ep_info; |
| 228 | if (type == SECURE) |
| 229 | return &bl32_image_ep_info; |
| 230 | |
| 231 | return NULL; |
| 232 | } |
| 233 | |
| 234 | unsigned int plat_get_syscnt_freq2(void) |
| 235 | { |
| 236 | return COUNTER_FREQUENCY; |
| 237 | } |
Ji Luo | 1c33a2e | 2020-02-21 10:36:47 +0800 | [diff] [blame] | 238 | |
| 239 | #ifdef SPD_trusty |
| 240 | void plat_trusty_set_boot_args(aapcs64_params_t *args) |
| 241 | { |
| 242 | args->arg0 = BL32_SIZE; |
| 243 | args->arg1 = BL32_BASE; |
| 244 | args->arg2 = TRUSTY_PARAMS_LEN_BYTES; |
| 245 | } |
| 246 | #endif |