blob: 25def1cddaca485605c7ef19d547a0c38c011046 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Sandrine Bailleuxd4817592016-01-13 14:57:38 +00002 * Copyright (c) 2014-2016, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
Achin Gupta4f6ad662013-10-25 09:08:21 +010030#include <arch.h>
Andrew Thoelke38bde412014-03-18 13:46:55 +000031#include <asm_macros.S>
Soby Mathew802f8652014-08-14 16:19:29 +010032#include <assert_macros.S>
Yatharth Kochar36433d12014-11-20 18:09:41 +000033#include <bl_common.h>
Soby Mathew8e2f2872014-08-14 12:49:05 +010034#include <cortex_a57.h>
Soby Mathewc704cbc2014-08-14 11:33:56 +010035#include <cpu_macros.S>
Soby Mathew6b28c572016-03-21 10:36:47 +000036#include <debug.h>
Soby Mathewc704cbc2014-08-14 11:33:56 +010037#include <plat_macros.S>
Achin Gupta4f6ad662013-10-25 09:08:21 +010038
Soby Mathew8e2f2872014-08-14 12:49:05 +010039 /* ---------------------------------------------
40 * Disable L1 data cache and unified L2 cache
41 * ---------------------------------------------
42 */
43func cortex_a57_disable_dcache
44 mrs x1, sctlr_el3
45 bic x1, x1, #SCTLR_C_BIT
46 msr sctlr_el3, x1
47 isb
48 ret
Kévin Petita877c252015-03-24 14:03:57 +000049endfunc cortex_a57_disable_dcache
Soby Mathew8e2f2872014-08-14 12:49:05 +010050
51 /* ---------------------------------------------
52 * Disable all types of L2 prefetches.
53 * ---------------------------------------------
54 */
55func cortex_a57_disable_l2_prefetch
56 mrs x0, CPUECTLR_EL1
57 orr x0, x0, #CPUECTLR_DIS_TWD_ACC_PFTCH_BIT
58 mov x1, #CPUECTLR_L2_IPFTCH_DIST_MASK
59 orr x1, x1, #CPUECTLR_L2_DPFTCH_DIST_MASK
60 bic x0, x0, x1
61 msr CPUECTLR_EL1, x0
62 isb
Soby Mathew1604fa02014-09-22 12:15:26 +010063 dsb ish
Soby Mathew8e2f2872014-08-14 12:49:05 +010064 ret
Kévin Petita877c252015-03-24 14:03:57 +000065endfunc cortex_a57_disable_l2_prefetch
Soby Mathew8e2f2872014-08-14 12:49:05 +010066
67 /* ---------------------------------------------
68 * Disable intra-cluster coherency
69 * ---------------------------------------------
70 */
71func cortex_a57_disable_smp
72 mrs x0, CPUECTLR_EL1
73 bic x0, x0, #CPUECTLR_SMP_BIT
74 msr CPUECTLR_EL1, x0
75 ret
Kévin Petita877c252015-03-24 14:03:57 +000076endfunc cortex_a57_disable_smp
Soby Mathew8e2f2872014-08-14 12:49:05 +010077
78 /* ---------------------------------------------
79 * Disable debug interfaces
80 * ---------------------------------------------
81 */
82func cortex_a57_disable_ext_debug
83 mov x0, #1
84 msr osdlr_el1, x0
85 isb
86 dsb sy
87 ret
Kévin Petita877c252015-03-24 14:03:57 +000088endfunc cortex_a57_disable_ext_debug
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
Soby Mathewc0884332014-09-22 12:11:36 +010090 /* --------------------------------------------------
91 * Errata Workaround for Cortex A57 Errata #806969.
92 * This applies only to revision r0p0 of Cortex A57.
93 * Inputs:
94 * x0: variant[4:7] and revision[0:3] of current cpu.
Soby Mathewb5a63042015-01-29 12:00:58 +000095 * Clobbers : x0 - x5
Soby Mathewc0884332014-09-22 12:11:36 +010096 * --------------------------------------------------
Soby Mathew802f8652014-08-14 16:19:29 +010097 */
Soby Mathewc0884332014-09-22 12:11:36 +010098func errata_a57_806969_wa
99 /*
100 * Compare x0 against revision r0p0
101 */
102 cbz x0, apply_806969
Soby Mathew6b28c572016-03-21 10:36:47 +0000103#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
Soby Mathewc0884332014-09-22 12:11:36 +0100104 b print_revision_warning
105#else
106 ret
Soby Mathew802f8652014-08-14 16:19:29 +0100107#endif
Soby Mathewc0884332014-09-22 12:11:36 +0100108apply_806969:
109 mrs x1, CPUACTLR_EL1
Soby Mathew802f8652014-08-14 16:19:29 +0100110 orr x1, x1, #CPUACTLR_NO_ALLOC_WBWA
Soby Mathewc0884332014-09-22 12:11:36 +0100111 msr CPUACTLR_EL1, x1
112 ret
Kévin Petita877c252015-03-24 14:03:57 +0000113endfunc errata_a57_806969_wa
Soby Mathewc0884332014-09-22 12:11:36 +0100114
115
116 /* ---------------------------------------------------
117 * Errata Workaround for Cortex A57 Errata #813420.
118 * This applies only to revision r0p0 of Cortex A57.
119 * Inputs:
120 * x0: variant[4:7] and revision[0:3] of current cpu.
Soby Mathewb5a63042015-01-29 12:00:58 +0000121 * Clobbers : x0 - x5
Soby Mathewc0884332014-09-22 12:11:36 +0100122 * ---------------------------------------------------
123 */
124func errata_a57_813420_wa
125 /*
126 * Compare x0 against revision r0p0
127 */
128 cbz x0, apply_813420
Soby Mathew6b28c572016-03-21 10:36:47 +0000129#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
Soby Mathewc0884332014-09-22 12:11:36 +0100130 b print_revision_warning
131#else
132 ret
Soby Mathew802f8652014-08-14 16:19:29 +0100133#endif
Soby Mathewc0884332014-09-22 12:11:36 +0100134apply_813420:
135 mrs x1, CPUACTLR_EL1
Soby Mathew802f8652014-08-14 16:19:29 +0100136 orr x1, x1, #CPUACTLR_DCC_AS_DCCI
Soby Mathewc0884332014-09-22 12:11:36 +0100137 msr CPUACTLR_EL1, x1
138 ret
Kévin Petita877c252015-03-24 14:03:57 +0000139endfunc errata_a57_813420_wa
Soby Mathewc0884332014-09-22 12:11:36 +0100140
Sandrine Bailleuxd4817592016-01-13 14:57:38 +0000141 /* --------------------------------------------------------------------
142 * Disable the over-read from the LDNP instruction.
143 *
144 * This applies to all revisions <= r1p2. The performance degradation
145 * observed with LDNP/STNP has been fixed on r1p3 and onwards.
146 *
147 * Inputs:
148 * x0: variant[4:7] and revision[0:3] of current cpu.
149 * Clobbers : x0 - x5, x30
150 * ---------------------------------------------------------------------
151 */
152func a57_disable_ldnp_overread
153 /*
154 * Compare x0 against revision r1p2
155 */
156 cmp x0, #0x12
157 b.ls disable_hint
Soby Mathew6b28c572016-03-21 10:36:47 +0000158#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
Sandrine Bailleuxd4817592016-01-13 14:57:38 +0000159 b print_revision_warning
160#else
161 ret
162#endif
163disable_hint:
164 mrs x1, CPUACTLR_EL1
165 orr x1, x1, #CPUACTLR_DIS_OVERREAD
166 msr CPUACTLR_EL1, x1
167 ret
168endfunc a57_disable_ldnp_overread
169
Sandrine Bailleuxa7e0c532016-04-14 13:32:31 +0100170 /* ---------------------------------------------------
171 * Errata Workaround for Cortex A57 Errata #826974.
172 * This applies only to revision <= r1p1 of Cortex A57.
173 * Inputs:
174 * x0: variant[4:7] and revision[0:3] of current cpu.
175 * Clobbers : x0 - x5
176 * ---------------------------------------------------
177 */
178func errata_a57_826974_wa
179 /*
180 * Compare x0 against revision r1p1
181 */
182 cmp x0, #0x11
183 b.ls apply_826974
184#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
185 b print_revision_warning
186#else
187 ret
188#endif
189apply_826974:
190 mrs x1, CPUACTLR_EL1
191 orr x1, x1, #CPUACTLR_DIS_LOAD_PASS_DMB
192 msr CPUACTLR_EL1, x1
193 ret
194endfunc errata_a57_826974_wa
195
Sandrine Bailleuxc11116f2016-04-14 14:04:48 +0100196 /* ---------------------------------------------------
197 * Errata Workaround for Cortex A57 Errata #828024.
198 * This applies only to revision <= r1p1 of Cortex A57.
199 * Inputs:
200 * x0: variant[4:7] and revision[0:3] of current cpu.
201 * Clobbers : x0 - x5
202 * ---------------------------------------------------
203 */
204func errata_a57_828024_wa
205 /*
206 * Compare x0 against revision r1p1
207 */
208 cmp x0, #0x11
209 b.ls apply_828024
210#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
211 b print_revision_warning
212#else
213 ret
214#endif
215apply_828024:
216 mrs x1, CPUACTLR_EL1
217 /*
218 * Setting the relevant bits in CPUACTLR_EL1 has to be done in 2
219 * instructions here because the resulting bitmask doesn't fit in a
220 * 16-bit value so it cannot be encoded in a single instruction.
221 */
222 orr x1, x1, #CPUACTLR_NO_ALLOC_WBWA
223 orr x1, x1, #(CPUACTLR_DIS_L1_STREAMING | CPUACTLR_DIS_STREAMING)
224 msr CPUACTLR_EL1, x1
225 ret
226endfunc errata_a57_828024_wa
Sandrine Bailleuxa7e0c532016-04-14 13:32:31 +0100227
Sandrine Bailleux48cbe852016-04-14 14:18:07 +0100228 /* ---------------------------------------------------
229 * Errata Workaround for Cortex A57 Errata #829520.
230 * This applies only to revision <= r1p2 of Cortex A57.
231 * Inputs:
232 * x0: variant[4:7] and revision[0:3] of current cpu.
233 * Clobbers : x0 - x5
234 * ---------------------------------------------------
235 */
236func errata_a57_829520_wa
237 /*
238 * Compare x0 against revision r1p2
239 */
240 cmp x0, #0x12
241 b.ls apply_829520
242#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
243 b print_revision_warning
244#else
245 ret
246#endif
247apply_829520:
248 mrs x1, CPUACTLR_EL1
249 orr x1, x1, #CPUACTLR_DIS_INDIRECT_PREDICTOR
250 msr CPUACTLR_EL1, x1
251 ret
252endfunc errata_a57_829520_wa
253
Soby Mathewc0884332014-09-22 12:11:36 +0100254 /* -------------------------------------------------
255 * The CPU Ops reset function for Cortex-A57.
Soby Mathewb5a63042015-01-29 12:00:58 +0000256 * Clobbers: x0-x5, x15, x19, x30
Soby Mathewc0884332014-09-22 12:11:36 +0100257 * -------------------------------------------------
258 */
259func cortex_a57_reset_func
260 mov x19, x30
261 mrs x0, midr_el1
262
263 /*
264 * Extract the variant[20:23] and revision[0:3] from x0
Soby Mathewb5a63042015-01-29 12:00:58 +0000265 * and pack it in x15[0:7] as variant[4:7] and revision[0:3].
266 * First extract x0[16:23] to x15[0:7] and zero fill the rest.
267 * Then extract x0[0:3] into x15[0:3] retaining other bits.
Soby Mathewc0884332014-09-22 12:11:36 +0100268 */
Soby Mathewb5a63042015-01-29 12:00:58 +0000269 ubfx x15, x0, #(MIDR_VAR_SHIFT - MIDR_REV_BITS), #(MIDR_REV_BITS + MIDR_VAR_BITS)
270 bfxil x15, x0, #MIDR_REV_SHIFT, #MIDR_REV_BITS
Soby Mathewc0884332014-09-22 12:11:36 +0100271
272#if ERRATA_A57_806969
Soby Mathewb5a63042015-01-29 12:00:58 +0000273 mov x0, x15
Soby Mathewc0884332014-09-22 12:11:36 +0100274 bl errata_a57_806969_wa
Soby Mathew802f8652014-08-14 16:19:29 +0100275#endif
276
Soby Mathewc0884332014-09-22 12:11:36 +0100277#if ERRATA_A57_813420
Soby Mathewb5a63042015-01-29 12:00:58 +0000278 mov x0, x15
Soby Mathewc0884332014-09-22 12:11:36 +0100279 bl errata_a57_813420_wa
280#endif
Yatharth Kochar36433d12014-11-20 18:09:41 +0000281
Sandrine Bailleuxd4817592016-01-13 14:57:38 +0000282#if A57_DISABLE_NON_TEMPORAL_HINT
283 mov x0, x15
284 bl a57_disable_ldnp_overread
285#endif
286
Sandrine Bailleuxa7e0c532016-04-14 13:32:31 +0100287#if ERRATA_A57_826974
288 mov x0, x15
289 bl errata_a57_826974_wa
290#endif
291
Sandrine Bailleuxc11116f2016-04-14 14:04:48 +0100292#if ERRATA_A57_828024
293 mov x0, x15
294 bl errata_a57_828024_wa
295#endif
Sandrine Bailleux48cbe852016-04-14 14:18:07 +0100296
297#if ERRATA_A57_829520
298 mov x0, x15
299 bl errata_a57_829520_wa
300#endif
301
Achin Gupta4f6ad662013-10-25 09:08:21 +0100302 /* ---------------------------------------------
Sandrine Bailleuxf12a31d2016-01-29 14:37:58 +0000303 * Enable the SMP bit.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100304 * ---------------------------------------------
305 */
Andrew Thoelkef977ed82014-04-28 12:32:02 +0100306 mrs x0, CPUECTLR_EL1
Achin Gupta4f6ad662013-10-25 09:08:21 +0100307 orr x0, x0, #CPUECTLR_SMP_BIT
Andrew Thoelkef977ed82014-04-28 12:32:02 +0100308 msr CPUECTLR_EL1, x0
Andrew Thoelke42e75a72014-04-28 12:28:39 +0100309 isb
Soby Mathewc0884332014-09-22 12:11:36 +0100310 ret x19
Kévin Petita877c252015-03-24 14:03:57 +0000311endfunc cortex_a57_reset_func
Soby Mathewc704cbc2014-08-14 11:33:56 +0100312
Soby Mathewc0884332014-09-22 12:11:36 +0100313 /* ----------------------------------------------------
314 * The CPU Ops core power down function for Cortex-A57.
315 * ----------------------------------------------------
316 */
Soby Mathew8e2f2872014-08-14 12:49:05 +0100317func cortex_a57_core_pwr_dwn
318 mov x18, x30
319
320 /* ---------------------------------------------
321 * Turn off caches.
322 * ---------------------------------------------
323 */
324 bl cortex_a57_disable_dcache
325
326 /* ---------------------------------------------
327 * Disable the L2 prefetches.
328 * ---------------------------------------------
329 */
330 bl cortex_a57_disable_l2_prefetch
331
332 /* ---------------------------------------------
Soby Mathew42aa5eb2014-09-02 10:47:33 +0100333 * Flush L1 caches.
Soby Mathew8e2f2872014-08-14 12:49:05 +0100334 * ---------------------------------------------
335 */
336 mov x0, #DCCISW
Soby Mathew42aa5eb2014-09-02 10:47:33 +0100337 bl dcsw_op_level1
Soby Mathew8e2f2872014-08-14 12:49:05 +0100338
339 /* ---------------------------------------------
340 * Come out of intra cluster coherency
341 * ---------------------------------------------
342 */
343 bl cortex_a57_disable_smp
344
345 /* ---------------------------------------------
346 * Force the debug interfaces to be quiescent
347 * ---------------------------------------------
348 */
349 mov x30, x18
350 b cortex_a57_disable_ext_debug
Kévin Petita877c252015-03-24 14:03:57 +0000351endfunc cortex_a57_core_pwr_dwn
Soby Mathew8e2f2872014-08-14 12:49:05 +0100352
Soby Mathewc0884332014-09-22 12:11:36 +0100353 /* -------------------------------------------------------
354 * The CPU Ops cluster power down function for Cortex-A57.
355 * -------------------------------------------------------
356 */
Soby Mathew8e2f2872014-08-14 12:49:05 +0100357func cortex_a57_cluster_pwr_dwn
358 mov x18, x30
359
360 /* ---------------------------------------------
361 * Turn off caches.
362 * ---------------------------------------------
363 */
364 bl cortex_a57_disable_dcache
365
366 /* ---------------------------------------------
367 * Disable the L2 prefetches.
368 * ---------------------------------------------
369 */
370 bl cortex_a57_disable_l2_prefetch
371
Soby Mathew937488b2014-09-22 14:13:34 +0100372#if !SKIP_A57_L1_FLUSH_PWR_DWN
Soby Mathew42aa5eb2014-09-02 10:47:33 +0100373 /* -------------------------------------------------
374 * Flush the L1 caches.
375 * -------------------------------------------------
376 */
377 mov x0, #DCCISW
378 bl dcsw_op_level1
Soby Mathew937488b2014-09-22 14:13:34 +0100379#endif
Soby Mathew8e2f2872014-08-14 12:49:05 +0100380 /* ---------------------------------------------
381 * Disable the optional ACP.
382 * ---------------------------------------------
383 */
384 bl plat_disable_acp
385
Soby Mathew42aa5eb2014-09-02 10:47:33 +0100386 /* -------------------------------------------------
387 * Flush the L2 caches.
388 * -------------------------------------------------
Soby Mathew8e2f2872014-08-14 12:49:05 +0100389 */
390 mov x0, #DCCISW
Soby Mathew42aa5eb2014-09-02 10:47:33 +0100391 bl dcsw_op_level2
Soby Mathew8e2f2872014-08-14 12:49:05 +0100392
393 /* ---------------------------------------------
394 * Come out of intra cluster coherency
395 * ---------------------------------------------
396 */
397 bl cortex_a57_disable_smp
398
399 /* ---------------------------------------------
400 * Force the debug interfaces to be quiescent
401 * ---------------------------------------------
402 */
403 mov x30, x18
404 b cortex_a57_disable_ext_debug
Kévin Petita877c252015-03-24 14:03:57 +0000405endfunc cortex_a57_cluster_pwr_dwn
Soby Mathew8e2f2872014-08-14 12:49:05 +0100406
Soby Mathew38b4bc92014-08-14 13:36:41 +0100407 /* ---------------------------------------------
408 * This function provides cortex_a57 specific
409 * register information for crash reporting.
410 * It needs to return with x6 pointing to
411 * a list of register names in ascii and
412 * x8 - x15 having values of registers to be
413 * reported.
414 * ---------------------------------------------
415 */
416.section .rodata.cortex_a57_regs, "aS"
417cortex_a57_regs: /* The ascii list of register names to be reported */
418 .asciz "cpuectlr_el1", ""
419
420func cortex_a57_cpu_reg_dump
421 adr x6, cortex_a57_regs
422 mrs x8, CPUECTLR_EL1
423 ret
Kévin Petita877c252015-03-24 14:03:57 +0000424endfunc cortex_a57_cpu_reg_dump
Soby Mathew38b4bc92014-08-14 13:36:41 +0100425
426
Soby Mathewc704cbc2014-08-14 11:33:56 +0100427declare_cpu_ops cortex_a57, CORTEX_A57_MIDR