blob: 0e6137d1a0c3551b7fa863cf85d86814802e47f3 [file] [log] [blame]
Achin Gupta92712a52015-09-03 14:18:02 +01001/*
Arvind Ram Prakash579a23c2024-02-05 16:19:37 -06002 * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta92712a52015-09-03 14:18:02 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta92712a52015-09-03 14:18:02 +01005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef GICV3_H
8#define GICV3_H
Achin Gupta92712a52015-09-03 14:18:02 +01009
10/*******************************************************************************
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010011 * GICv3 and 3.1 miscellaneous definitions
Achin Gupta92712a52015-09-03 14:18:02 +010012 ******************************************************************************/
13/* Interrupt group definitions */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010014#define INTR_GROUP1S U(0)
15#define INTR_GROUP0 U(1)
16#define INTR_GROUP1NS U(2)
Achin Gupta92712a52015-09-03 14:18:02 +010017
18/* Interrupt IDs reported by the HPPIR and IAR registers */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010019#define PENDING_G1S_INTID U(1020)
20#define PENDING_G1NS_INTID U(1021)
Achin Gupta92712a52015-09-03 14:18:02 +010021
22/* Constant to categorize LPI interrupt */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010023#define MIN_LPI_ID U(8192)
Achin Gupta92712a52015-09-03 14:18:02 +010024
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +010025/* GICv3 can only target up to 16 PEs with SGI */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010026#define GICV3_MAX_SGI_TARGETS U(16)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +010027
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010028/* PPIs INTIDs 16-31 */
29#define MAX_PPI_ID U(31)
30
31#if GIC_EXT_INTID
32
33/* GICv3.1 extended PPIs INTIDs 1056-1119 */
34#define MIN_EPPI_ID U(1056)
35#define MAX_EPPI_ID U(1119)
36
37/* Total number of GICv3.1 EPPIs */
38#define TOTAL_EPPI_INTR_NUM (MAX_EPPI_ID - MIN_EPPI_ID + U(1))
39
40/* Total number of GICv3.1 PPIs and EPPIs */
41#define TOTAL_PRIVATE_INTR_NUM (TOTAL_PCPU_INTR_NUM + TOTAL_EPPI_INTR_NUM)
42
43/* GICv3.1 extended SPIs INTIDs 4096 - 5119 */
44#define MIN_ESPI_ID U(4096)
45#define MAX_ESPI_ID U(5119)
46
47/* Total number of GICv3.1 ESPIs */
48#define TOTAL_ESPI_INTR_NUM (MAX_ESPI_ID - MIN_ESPI_ID + U(1))
49
50/* Total number of GICv3.1 SPIs and ESPIs */
51#define TOTAL_SHARED_INTR_NUM (TOTAL_SPI_INTR_NUM + TOTAL_ESPI_INTR_NUM)
52
53/* SGIs: 0-15, PPIs: 16-31, EPPIs: 1056-1119 */
54#define IS_SGI_PPI(id) (((id) <= MAX_PPI_ID) || \
55 (((id) >= MIN_EPPI_ID) && \
56 ((id) <= MAX_EPPI_ID)))
57
58/* SPIs: 32-1019, ESPIs: 4096-5119 */
59#define IS_SPI(id) ((((id) >= MIN_SPI_ID) && \
60 ((id) <= MAX_SPI_ID)) || \
61 (((id) >= MIN_ESPI_ID) && \
62 ((id) <= MAX_ESPI_ID)))
63#else /* GICv3 */
64
65/* Total number of GICv3 PPIs */
66#define TOTAL_PRIVATE_INTR_NUM TOTAL_PCPU_INTR_NUM
67
68/* Total number of GICv3 SPIs */
69#define TOTAL_SHARED_INTR_NUM TOTAL_SPI_INTR_NUM
70
71/* SGIs: 0-15, PPIs: 16-31 */
72#define IS_SGI_PPI(id) ((id) <= MAX_PPI_ID)
73
74/* SPIs: 32-1019 */
75#define IS_SPI(id) (((id) >= MIN_SPI_ID) && ((id) <= MAX_SPI_ID))
76
77#endif /* GIC_EXT_INTID */
78
Manish V Badarkhe173c2962022-05-09 21:55:19 +010079#define GIC_REV(r, p) ((r << 4) | p)
80
Achin Gupta92712a52015-09-03 14:18:02 +010081/*******************************************************************************
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010082 * GICv3 and 3.1 specific Distributor interface register offsets and constants
Achin Gupta92712a52015-09-03 14:18:02 +010083 ******************************************************************************/
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010084#define GICD_TYPER2 U(0x0c)
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010085#define GICD_STATUSR U(0x10)
86#define GICD_SETSPI_NSR U(0x40)
87#define GICD_CLRSPI_NSR U(0x48)
88#define GICD_SETSPI_SR U(0x50)
Alexei Fedorov2f13d6c2020-02-21 10:17:26 +000089#define GICD_CLRSPI_SR U(0x58)
Antonio Nino Diaz2e590712018-08-24 11:46:33 +010090#define GICD_IGRPMODR U(0xd00)
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010091#define GICD_IGROUPRE U(0x1000)
92#define GICD_ISENABLERE U(0x1200)
93#define GICD_ICENABLERE U(0x1400)
94#define GICD_ISPENDRE U(0x1600)
95#define GICD_ICPENDRE U(0x1800)
96#define GICD_ISACTIVERE U(0x1a00)
97#define GICD_ICACTIVERE U(0x1c00)
98#define GICD_IPRIORITYRE U(0x2000)
99#define GICD_ICFGRE U(0x3000)
100#define GICD_IGRPMODRE U(0x3400)
101#define GICD_NSACRE U(0x3600)
Soby Mathewaaf71c82016-07-26 17:46:56 +0100102/*
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100103 * GICD_IROUTER<n> register is at 0x6000 + 8n, where n is the interrupt ID
104 * and n >= 32, making the effective offset as 0x6100
Soby Mathewaaf71c82016-07-26 17:46:56 +0100105 */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100106#define GICD_IROUTER U(0x6000)
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100107#define GICD_IROUTERE U(0x8000)
108
Andre Przywarab8da1c62021-08-24 10:03:57 +0100109#define GICD_PIDR0_GICV3 U(0xffe0)
110#define GICD_PIDR1_GICV3 U(0xffe4)
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100111#define GICD_PIDR2_GICV3 U(0xffe8)
Achin Gupta92712a52015-09-03 14:18:02 +0100112
113#define IGRPMODR_SHIFT 5
114
115/* GICD_CTLR bit definitions */
116#define CTLR_ENABLE_G1NS_SHIFT 1
117#define CTLR_ENABLE_G1S_SHIFT 2
118#define CTLR_ARE_S_SHIFT 4
119#define CTLR_ARE_NS_SHIFT 5
120#define CTLR_DS_SHIFT 6
121#define CTLR_E1NWF_SHIFT 7
122#define GICD_CTLR_RWP_SHIFT 31
123
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100124#define CTLR_ENABLE_G1NS_MASK U(0x1)
125#define CTLR_ENABLE_G1S_MASK U(0x1)
126#define CTLR_ARE_S_MASK U(0x1)
127#define CTLR_ARE_NS_MASK U(0x1)
128#define CTLR_DS_MASK U(0x1)
129#define CTLR_E1NWF_MASK U(0x1)
130#define GICD_CTLR_RWP_MASK U(0x1)
Achin Gupta92712a52015-09-03 14:18:02 +0100131
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100132#define CTLR_ENABLE_G1NS_BIT BIT_32(CTLR_ENABLE_G1NS_SHIFT)
133#define CTLR_ENABLE_G1S_BIT BIT_32(CTLR_ENABLE_G1S_SHIFT)
134#define CTLR_ARE_S_BIT BIT_32(CTLR_ARE_S_SHIFT)
135#define CTLR_ARE_NS_BIT BIT_32(CTLR_ARE_NS_SHIFT)
136#define CTLR_DS_BIT BIT_32(CTLR_DS_SHIFT)
137#define CTLR_E1NWF_BIT BIT_32(CTLR_E1NWF_SHIFT)
138#define GICD_CTLR_RWP_BIT BIT_32(GICD_CTLR_RWP_SHIFT)
Achin Gupta92712a52015-09-03 14:18:02 +0100139
140/* GICD_IROUTER shifts and masks */
Soby Mathew327548c2017-07-13 15:19:51 +0100141#define IROUTER_SHIFT 0
Achin Gupta92712a52015-09-03 14:18:02 +0100142#define IROUTER_IRM_SHIFT 31
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100143#define IROUTER_IRM_MASK U(0x1)
Achin Gupta92712a52015-09-03 14:18:02 +0100144
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100145#define GICV3_IRM_PE U(0)
146#define GICV3_IRM_ANY U(1)
Jeenu Viswambharandce70b32017-09-22 08:32:09 +0100147
Soby Mathew327548c2017-07-13 15:19:51 +0100148#define NUM_OF_DIST_REGS 30
149
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100150/* GICD_TYPER shifts and masks */
151#define TYPER_ESPI U(1 << 8)
152#define TYPER_DVIS U(1 << 18)
Madhukar Pappireddye4f708d2024-08-05 16:50:35 -0500153#define TYPER_LPIS U(1 << 17)
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100154#define TYPER_ESPI_RANGE_MASK U(0x1f)
155#define TYPER_ESPI_RANGE_SHIFT U(27)
156#define TYPER_ESPI_RANGE U(TYPER_ESPI_MASK << TYPER_ESPI_SHIFT)
157
Achin Gupta92712a52015-09-03 14:18:02 +0100158/*******************************************************************************
Alexei Fedorov19705932020-04-06 19:00:35 +0100159 * Common GIC Redistributor interface registers & constants
Achin Gupta92712a52015-09-03 14:18:02 +0100160 ******************************************************************************/
Andre Przywaraf70f4b92021-05-18 15:51:06 +0100161#define GICR_V4_PCPUBASE_SHIFT 0x12
162#define GICR_V3_PCPUBASE_SHIFT 0x11
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100163#define GICR_SGIBASE_OFFSET U(65536) /* 64 KB */
164#define GICR_CTLR U(0x0)
Andrew F. Davis75ad53f2019-01-22 12:39:31 -0600165#define GICR_IIDR U(0x04)
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100166#define GICR_TYPER U(0x08)
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100167#define GICR_STATUSR U(0x10)
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100168#define GICR_WAKER U(0x14)
169#define GICR_PROPBASER U(0x70)
170#define GICR_PENDBASER U(0x78)
171#define GICR_IGROUPR0 (GICR_SGIBASE_OFFSET + U(0x80))
172#define GICR_ISENABLER0 (GICR_SGIBASE_OFFSET + U(0x100))
173#define GICR_ICENABLER0 (GICR_SGIBASE_OFFSET + U(0x180))
174#define GICR_ISPENDR0 (GICR_SGIBASE_OFFSET + U(0x200))
175#define GICR_ICPENDR0 (GICR_SGIBASE_OFFSET + U(0x280))
176#define GICR_ISACTIVER0 (GICR_SGIBASE_OFFSET + U(0x300))
177#define GICR_ICACTIVER0 (GICR_SGIBASE_OFFSET + U(0x380))
178#define GICR_IPRIORITYR (GICR_SGIBASE_OFFSET + U(0x400))
179#define GICR_ICFGR0 (GICR_SGIBASE_OFFSET + U(0xc00))
180#define GICR_ICFGR1 (GICR_SGIBASE_OFFSET + U(0xc04))
181#define GICR_IGRPMODR0 (GICR_SGIBASE_OFFSET + U(0xd00))
182#define GICR_NSACR (GICR_SGIBASE_OFFSET + U(0xe00))
Achin Gupta92712a52015-09-03 14:18:02 +0100183
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100184#define GICR_IGROUPR GICR_IGROUPR0
185#define GICR_ISENABLER GICR_ISENABLER0
186#define GICR_ICENABLER GICR_ICENABLER0
187#define GICR_ISPENDR GICR_ISPENDR0
188#define GICR_ICPENDR GICR_ICPENDR0
189#define GICR_ISACTIVER GICR_ISACTIVER0
190#define GICR_ICACTIVER GICR_ICACTIVER0
191#define GICR_ICFGR GICR_ICFGR0
192#define GICR_IGRPMODR GICR_IGRPMODR0
193
Achin Gupta92712a52015-09-03 14:18:02 +0100194/* GICR_CTLR bit definitions */
Soby Mathew327548c2017-07-13 15:19:51 +0100195#define GICR_CTLR_UWP_SHIFT 31
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100196#define GICR_CTLR_UWP_MASK U(0x1)
197#define GICR_CTLR_UWP_BIT BIT_32(GICR_CTLR_UWP_SHIFT)
Manish V Badarkhe173c2962022-05-09 21:55:19 +0100198#define GICR_CTLR_DPG1S_SHIFT 26
199#define GICR_CTLR_DPG1S_MASK U(0x1)
200#define GICR_CTLR_DPG1S_BIT BIT_32(GICR_CTLR_DPG1S_SHIFT)
201#define GICR_CTLR_DPG1NS_SHIFT 25
202#define GICR_CTLR_DPG1NS_MASK U(0x1)
203#define GICR_CTLR_DPG1NS_BIT BIT_32(GICR_CTLR_DPG1NS_SHIFT)
204#define GICR_CTLR_DPG0_SHIFT 24
205#define GICR_CTLR_DPG0_MASK U(0x1)
206#define GICR_CTLR_DPG0_BIT BIT_32(GICR_CTLR_DPG0_SHIFT)
Achin Gupta92712a52015-09-03 14:18:02 +0100207#define GICR_CTLR_RWP_SHIFT 3
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100208#define GICR_CTLR_RWP_MASK U(0x1)
209#define GICR_CTLR_RWP_BIT BIT_32(GICR_CTLR_RWP_SHIFT)
210#define GICR_CTLR_EN_LPIS_BIT BIT_32(0)
Achin Gupta92712a52015-09-03 14:18:02 +0100211
212/* GICR_WAKER bit definitions */
213#define WAKER_CA_SHIFT 2
214#define WAKER_PS_SHIFT 1
215
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100216#define WAKER_CA_MASK U(0x1)
217#define WAKER_PS_MASK U(0x1)
Achin Gupta92712a52015-09-03 14:18:02 +0100218
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100219#define WAKER_CA_BIT BIT_32(WAKER_CA_SHIFT)
220#define WAKER_PS_BIT BIT_32(WAKER_PS_SHIFT)
Achin Gupta92712a52015-09-03 14:18:02 +0100221
222/* GICR_TYPER bit definitions */
223#define TYPER_AFF_VAL_SHIFT 32
224#define TYPER_PROC_NUM_SHIFT 8
225#define TYPER_LAST_SHIFT 4
Andre Przywaraf70f4b92021-05-18 15:51:06 +0100226#define TYPER_VLPI_SHIFT 1
Achin Gupta92712a52015-09-03 14:18:02 +0100227
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100228#define TYPER_AFF_VAL_MASK U(0xffffffff)
229#define TYPER_PROC_NUM_MASK U(0xffff)
230#define TYPER_LAST_MASK U(0x1)
Achin Gupta92712a52015-09-03 14:18:02 +0100231
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100232#define TYPER_LAST_BIT BIT_32(TYPER_LAST_SHIFT)
Andre Przywaraf70f4b92021-05-18 15:51:06 +0100233#define TYPER_VLPI_BIT BIT_32(TYPER_VLPI_SHIFT)
Achin Gupta92712a52015-09-03 14:18:02 +0100234
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100235#define TYPER_PPI_NUM_SHIFT U(27)
236#define TYPER_PPI_NUM_MASK U(0x1f)
Soby Mathew327548c2017-07-13 15:19:51 +0100237
Andre Przywarae1cc1302020-03-25 15:50:38 +0000238/* GICR_IIDR bit definitions */
Manish V Badarkhe173c2962022-05-09 21:55:19 +0100239#define IIDR_PRODUCT_ID_MASK U(0xff)
240#define IIDR_VARIANT_MASK U(0xf)
241#define IIDR_REV_MASK U(0xf)
242#define IIDR_IMPLEMENTER_MASK U(0xfff)
243#define IIDR_PRODUCT_ID_SHIFT 24
244#define IIDR_VARIANT_SHIFT 16
245#define IIDR_REV_SHIFT 12
246#define IIDR_IMPLEMENTER_SHIFT 0
247#define IIDR_PRODUCT_ID_BIT BIT_32(IIDR_PRODUCT_ID_SHIFT)
248#define IIDR_VARIANT_BIT BIT_32(IIDR_VARIANT_SHIFT)
249#define IIDR_REV_BIT BIT_32(IIDR_REVISION_SHIFT)
250#define IIDR_IMPLEMENTER_BIT BIT_32(IIDR_IMPLEMENTER_SHIFT)
251
252#define IIDR_MODEL_MASK (IIDR_PRODUCT_ID_MASK << IIDR_PRODUCT_ID_SHIFT | \
253 IIDR_IMPLEMENTER_MASK << IIDR_IMPLEMENTER_SHIFT)
254
255#define GIC_PRODUCT_ID_GIC600 U(0x2)
256#define GIC_PRODUCT_ID_GIC600AE U(0x3)
257#define GIC_PRODUCT_ID_GIC700 U(0x4)
258
259/*
260 * Note that below revisions and variants definations are as per GIC600/GIC600AE
261 * specification.
262 */
263#define GIC_REV_P0 U(0x1)
264#define GIC_REV_P1 U(0x3)
265#define GIC_REV_P2 U(0x4)
266#define GIC_REV_P3 U(0x5)
267#define GIC_REV_P4 U(0x6)
268#define GIC_REV_P6 U(0x7)
269
270#define GIC_VARIANT_R0 U(0x0)
271#define GIC_VARIANT_R1 U(0x1)
272#define GIC_VARIANT_R2 U(0x2)
Andre Przywarae1cc1302020-03-25 15:50:38 +0000273
Achin Gupta92712a52015-09-03 14:18:02 +0100274/*******************************************************************************
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100275 * GICv3 and 3.1 CPU interface registers & constants
Achin Gupta92712a52015-09-03 14:18:02 +0100276 ******************************************************************************/
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100277/* ICC_SRE bit definitions */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100278#define ICC_SRE_EN_BIT BIT_32(3)
279#define ICC_SRE_DIB_BIT BIT_32(2)
280#define ICC_SRE_DFB_BIT BIT_32(1)
281#define ICC_SRE_SRE_BIT BIT_32(0)
Achin Gupta92712a52015-09-03 14:18:02 +0100282
283/* ICC_IGRPEN1_EL3 bit definitions */
284#define IGRPEN1_EL3_ENABLE_G1NS_SHIFT 0
285#define IGRPEN1_EL3_ENABLE_G1S_SHIFT 1
286
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100287#define IGRPEN1_EL3_ENABLE_G1NS_BIT BIT_32(IGRPEN1_EL3_ENABLE_G1NS_SHIFT)
288#define IGRPEN1_EL3_ENABLE_G1S_BIT BIT_32(IGRPEN1_EL3_ENABLE_G1S_SHIFT)
Achin Gupta92712a52015-09-03 14:18:02 +0100289
290/* ICC_IGRPEN0_EL1 bit definitions */
291#define IGRPEN1_EL1_ENABLE_G0_SHIFT 0
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100292#define IGRPEN1_EL1_ENABLE_G0_BIT BIT_32(IGRPEN1_EL1_ENABLE_G0_SHIFT)
Achin Gupta92712a52015-09-03 14:18:02 +0100293
294/* ICC_HPPIR0_EL1 bit definitions */
295#define HPPIR0_EL1_INTID_SHIFT 0
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100296#define HPPIR0_EL1_INTID_MASK U(0xffffff)
Achin Gupta92712a52015-09-03 14:18:02 +0100297
298/* ICC_HPPIR1_EL1 bit definitions */
299#define HPPIR1_EL1_INTID_SHIFT 0
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100300#define HPPIR1_EL1_INTID_MASK U(0xffffff)
Achin Gupta92712a52015-09-03 14:18:02 +0100301
302/* ICC_IAR0_EL1 bit definitions */
303#define IAR0_EL1_INTID_SHIFT 0
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100304#define IAR0_EL1_INTID_MASK U(0xffffff)
Achin Gupta92712a52015-09-03 14:18:02 +0100305
306/* ICC_IAR1_EL1 bit definitions */
307#define IAR1_EL1_INTID_SHIFT 0
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100308#define IAR1_EL1_INTID_MASK U(0xffffff)
Achin Gupta92712a52015-09-03 14:18:02 +0100309
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100310/* ICC SGI macros */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100311#define SGIR_TGT_MASK ULL(0xffff)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100312#define SGIR_AFF1_SHIFT 16
313#define SGIR_INTID_SHIFT 24
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100314#define SGIR_INTID_MASK ULL(0xf)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100315#define SGIR_AFF2_SHIFT 32
316#define SGIR_IRM_SHIFT 40
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100317#define SGIR_IRM_MASK ULL(0x1)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100318#define SGIR_AFF3_SHIFT 48
Pranav Madhu0c2a2ca2022-08-01 13:57:52 +0530319#define SGIR_AFF_MASK ULL(0xff)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100320
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100321#define SGIR_IRM_TO_AFF U(0)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100322
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100323#define GICV3_SGIR_VALUE(_aff3, _aff2, _aff1, _intid, _irm, _tgt) \
324 ((((uint64_t) (_aff3) & SGIR_AFF_MASK) << SGIR_AFF3_SHIFT) | \
325 (((uint64_t) (_irm) & SGIR_IRM_MASK) << SGIR_IRM_SHIFT) | \
326 (((uint64_t) (_aff2) & SGIR_AFF_MASK) << SGIR_AFF2_SHIFT) | \
327 (((_intid) & SGIR_INTID_MASK) << SGIR_INTID_SHIFT) | \
328 (((_aff1) & SGIR_AFF_MASK) << SGIR_AFF1_SHIFT) | \
329 ((_tgt) & SGIR_TGT_MASK))
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100330
Soby Mathewf6f1a322017-07-18 16:12:45 +0100331/*****************************************************************************
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100332 * GICv3 and 3.1 ITS registers and constants
Soby Mathewf6f1a322017-07-18 16:12:45 +0100333 *****************************************************************************/
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100334#define GITS_CTLR U(0x0)
335#define GITS_IIDR U(0x4)
336#define GITS_TYPER U(0x8)
337#define GITS_CBASER U(0x80)
338#define GITS_CWRITER U(0x88)
339#define GITS_CREADR U(0x90)
340#define GITS_BASER U(0x100)
Soby Mathewf6f1a322017-07-18 16:12:45 +0100341
342/* GITS_CTLR bit definitions */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100343#define GITS_CTLR_ENABLED_BIT BIT_32(0)
magicse7enff578b82024-06-30 13:53:51 +0800344#define GITS_CTLR_QUIESCENT_BIT BIT_32(31)
Soby Mathewf6f1a322017-07-18 16:12:45 +0100345
Andre Przywara12dffc12021-05-19 09:40:01 +0100346#define GITS_TYPER_VSGI BIT_64(39)
347
Julius Werner53456fc2019-07-09 13:49:11 -0700348#ifndef __ASSEMBLER__
Achin Gupta92712a52015-09-03 14:18:02 +0100349
Antonio Nino Diazdd4e59e2018-08-13 15:29:29 +0100350#include <stdbool.h>
Achin Gupta92712a52015-09-03 14:18:02 +0100351#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +0000352
353#include <arch_helpers.h>
354#include <common/interrupt_props.h>
355#include <drivers/arm/gic_common.h>
356#include <lib/utils_def.h>
Achin Gupta92712a52015-09-03 14:18:02 +0100357
Florian Lugoud4e25032021-09-08 12:40:24 +0200358typedef enum {
359 GICV3_G1S,
360 GICV3_G1NS,
361 GICV3_G0
362} gicv3_irq_group_t;
363
Andre Przywaraf70f4b92021-05-18 15:51:06 +0100364static inline uintptr_t gicv3_redist_size(uint64_t typer_val)
365{
366#if GIC_ENABLE_V4_EXTN
367 if ((typer_val & TYPER_VLPI_BIT) != 0U) {
368 return 1U << GICR_V4_PCPUBASE_SHIFT;
369 } else {
370 return 1U << GICR_V3_PCPUBASE_SHIFT;
371 }
372#else
373 return 1U << GICR_V3_PCPUBASE_SHIFT;
374#endif
375}
376
Andre Przywarab8da1c62021-08-24 10:03:57 +0100377unsigned int gicv3_get_component_partnum(const uintptr_t gic_frame);
378
Antonio Nino Diazdd4e59e2018-08-13 15:29:29 +0100379static inline bool gicv3_is_intr_id_special_identifier(unsigned int id)
380{
381 return (id >= PENDING_G1S_INTID) && (id <= GIC_SPURIOUS_INTERRUPT);
382}
Achin Gupta92712a52015-09-03 14:18:02 +0100383
384/*******************************************************************************
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100385 * Helper GICv3 and 3.1 macros for SEL1
Achin Gupta92712a52015-09-03 14:18:02 +0100386 ******************************************************************************/
Antonio Nino Diazdd4e59e2018-08-13 15:29:29 +0100387static inline uint32_t gicv3_acknowledge_interrupt_sel1(void)
388{
389 return (uint32_t)read_icc_iar1_el1() & IAR1_EL1_INTID_MASK;
390}
Achin Gupta92712a52015-09-03 14:18:02 +0100391
Antonio Nino Diazdd4e59e2018-08-13 15:29:29 +0100392static inline uint32_t gicv3_get_pending_interrupt_id_sel1(void)
393{
394 return (uint32_t)read_icc_hppir1_el1() & HPPIR1_EL1_INTID_MASK;
395}
396
397static inline void gicv3_end_of_interrupt_sel1(unsigned int id)
398{
Sandeep Tripathy4c2ebee2020-06-05 22:04:21 +0530399 /*
400 * Interrupt request deassertion from peripheral to GIC happens
401 * by clearing interrupt condition by a write to the peripheral
402 * register. It is desired that the write transfer is complete
403 * before the core tries to change GIC state from 'AP/Active' to
404 * a new state on seeing 'EOI write'.
405 * Since ICC interface writes are not ordered against Device
406 * memory writes, a barrier is required to ensure the ordering.
407 * The dsb will also ensure *completion* of previous writes with
408 * DEVICE nGnRnE attribute.
409 */
410 dsbishst();
Antonio Nino Diazdd4e59e2018-08-13 15:29:29 +0100411 write_icc_eoir1_el1(id);
412}
Achin Gupta92712a52015-09-03 14:18:02 +0100413
414/*******************************************************************************
415 * Helper GICv3 macros for EL3
416 ******************************************************************************/
Antonio Nino Diazdd4e59e2018-08-13 15:29:29 +0100417static inline uint32_t gicv3_acknowledge_interrupt(void)
418{
419 return (uint32_t)read_icc_iar0_el1() & IAR0_EL1_INTID_MASK;
420}
421
422static inline void gicv3_end_of_interrupt(unsigned int id)
423{
Sandeep Tripathy4c2ebee2020-06-05 22:04:21 +0530424 /*
425 * Interrupt request deassertion from peripheral to GIC happens
426 * by clearing interrupt condition by a write to the peripheral
427 * register. It is desired that the write transfer is complete
428 * before the core tries to change GIC state from 'AP/Active' to
429 * a new state on seeing 'EOI write'.
430 * Since ICC interface writes are not ordered against Device
431 * memory writes, a barrier is required to ensure the ordering.
432 * The dsb will also ensure *completion* of previous writes with
433 * DEVICE nGnRnE attribute.
434 */
435 dsbishst();
Antonio Nino Diazdd4e59e2018-08-13 15:29:29 +0100436 return write_icc_eoir0_el1(id);
437}
Achin Gupta92712a52015-09-03 14:18:02 +0100438
Soby Mathew327548c2017-07-13 15:19:51 +0100439/*
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100440 * This macro returns the total number of GICD/GICR registers corresponding to
441 * the register name
Soby Mathew327548c2017-07-13 15:19:51 +0100442 */
443#define GICD_NUM_REGS(reg_name) \
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100444 DIV_ROUND_UP_2EVAL(TOTAL_SHARED_INTR_NUM, (1 << reg_name##_SHIFT))
Soby Mathew327548c2017-07-13 15:19:51 +0100445
446#define GICR_NUM_REGS(reg_name) \
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100447 DIV_ROUND_UP_2EVAL(TOTAL_PRIVATE_INTR_NUM, (1 << reg_name##_SHIFT))
Soby Mathew327548c2017-07-13 15:19:51 +0100448
Jeenu Viswambharan055af4b2017-10-24 15:13:59 +0100449/* Interrupt ID mask for HPPIR, AHPPIR, IAR and AIAR CPU Interface registers */
Antonio Nino Diaz2e590712018-08-24 11:46:33 +0100450#define INT_ID_MASK U(0xffffff)
Jeenu Viswambharan055af4b2017-10-24 15:13:59 +0100451
Achin Gupta92712a52015-09-03 14:18:02 +0100452/*******************************************************************************
453 * This structure describes some of the implementation defined attributes of the
454 * GICv3 IP. It is used by the platform port to specify these attributes in order
455 * to initialise the GICV3 driver. The attributes are described below.
456 *
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100457 * The 'gicd_base' field contains the base address of the Distributor interface
458 * programmer's view.
459 *
460 * The 'gicr_base' field contains the base address of the Re-distributor
461 * interface programmer's view.
Achin Gupta92712a52015-09-03 14:18:02 +0100462 *
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100463 * The 'interrupt_props' field is a pointer to an array that enumerates secure
464 * interrupts and their properties. If this field is not NULL, both
465 * 'g0_interrupt_array' and 'g1s_interrupt_array' fields are ignored.
Achin Gupta92712a52015-09-03 14:18:02 +0100466 *
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100467 * The 'interrupt_props_num' field contains the number of entries in the
468 * 'interrupt_props' array. If this field is non-zero, both 'g0_interrupt_num'
469 * and 'g1s_interrupt_num' are ignored.
Achin Gupta92712a52015-09-03 14:18:02 +0100470 *
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100471 * The 'rdistif_num' field contains the number of Redistributor interfaces the
472 * GIC implements. This is equal to the number of CPUs or CPU interfaces
473 * instantiated in the GIC.
Achin Gupta92712a52015-09-03 14:18:02 +0100474 *
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100475 * The 'rdistif_base_addrs' field is a pointer to an array that has an entry for
476 * storing the base address of the Redistributor interface frame of each CPU in
477 * the system. The size of the array = 'rdistif_num'. The base addresses are
478 * detected during driver initialisation.
479 *
480 * The 'mpidr_to_core_pos' field is a pointer to a hash function which the
481 * driver will use to convert an MPIDR value to a linear core index. This index
482 * will be used for accessing the 'rdistif_base_addrs' array. This is an
483 * optional field. A GICv3 implementation maps each MPIDR to a linear core index
484 * as well. This mapping can be found by reading the "Affinity Value" and
485 * "Processor Number" fields in the GICR_TYPER. It is IMP. DEF. if the
486 * "Processor Numbers" are suitable to index into an array to access core
487 * specific information. If this not the case, the platform port must provide a
488 * hash function. Otherwise, the "Processor Number" field will be used to access
489 * the array elements.
Achin Gupta92712a52015-09-03 14:18:02 +0100490 ******************************************************************************/
Soby Mathewa0fedc42016-06-16 14:52:04 +0100491typedef unsigned int (*mpidr_hash_fn)(u_register_t mpidr);
Achin Gupta92712a52015-09-03 14:18:02 +0100492
493typedef struct gicv3_driver_data {
494 uintptr_t gicd_base;
495 uintptr_t gicr_base;
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100496 const interrupt_prop_t *interrupt_props;
497 unsigned int interrupt_props_num;
Achin Gupta92712a52015-09-03 14:18:02 +0100498 unsigned int rdistif_num;
499 uintptr_t *rdistif_base_addrs;
500 mpidr_hash_fn mpidr_to_core_pos;
501} gicv3_driver_data_t;
502
Soby Mathew327548c2017-07-13 15:19:51 +0100503typedef struct gicv3_redist_ctx {
504 /* 64 bits registers */
505 uint64_t gicr_propbaser;
506 uint64_t gicr_pendbaser;
507
508 /* 32 bits registers */
509 uint32_t gicr_ctlr;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100510 uint32_t gicr_igroupr[GICR_NUM_REGS(IGROUPR)];
511 uint32_t gicr_isenabler[GICR_NUM_REGS(ISENABLER)];
512 uint32_t gicr_ispendr[GICR_NUM_REGS(ISPENDR)];
513 uint32_t gicr_isactiver[GICR_NUM_REGS(ISACTIVER)];
Soby Mathew327548c2017-07-13 15:19:51 +0100514 uint32_t gicr_ipriorityr[GICR_NUM_REGS(IPRIORITYR)];
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100515 uint32_t gicr_icfgr[GICR_NUM_REGS(ICFGR)];
516 uint32_t gicr_igrpmodr[GICR_NUM_REGS(IGRPMODR)];
Soby Mathew327548c2017-07-13 15:19:51 +0100517 uint32_t gicr_nsacr;
518} gicv3_redist_ctx_t;
519
520typedef struct gicv3_dist_ctx {
521 /* 64 bits registers */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100522 uint64_t gicd_irouter[TOTAL_SHARED_INTR_NUM];
Soby Mathew327548c2017-07-13 15:19:51 +0100523
524 /* 32 bits registers */
525 uint32_t gicd_ctlr;
526 uint32_t gicd_igroupr[GICD_NUM_REGS(IGROUPR)];
527 uint32_t gicd_isenabler[GICD_NUM_REGS(ISENABLER)];
528 uint32_t gicd_ispendr[GICD_NUM_REGS(ISPENDR)];
529 uint32_t gicd_isactiver[GICD_NUM_REGS(ISACTIVER)];
530 uint32_t gicd_ipriorityr[GICD_NUM_REGS(IPRIORITYR)];
531 uint32_t gicd_icfgr[GICD_NUM_REGS(ICFGR)];
532 uint32_t gicd_igrpmodr[GICD_NUM_REGS(IGRPMODR)];
533 uint32_t gicd_nsacr[GICD_NUM_REGS(NSACR)];
534} gicv3_dist_ctx_t;
535
Soby Mathewf6f1a322017-07-18 16:12:45 +0100536typedef struct gicv3_its_ctx {
537 /* 64 bits registers */
538 uint64_t gits_cbaser;
539 uint64_t gits_cwriter;
540 uint64_t gits_baser[8];
541
542 /* 32 bits registers */
543 uint32_t gits_ctlr;
544} gicv3_its_ctx_t;
545
Achin Gupta92712a52015-09-03 14:18:02 +0100546/*******************************************************************************
547 * GICv3 EL3 driver API
548 ******************************************************************************/
549void gicv3_driver_init(const gicv3_driver_data_t *plat_driver_data);
Madhukar Pappireddy5fd1f9d2019-05-15 18:25:41 -0500550int gicv3_rdistif_probe(const uintptr_t gicr_frame);
Achin Gupta92712a52015-09-03 14:18:02 +0100551void gicv3_distif_init(void);
552void gicv3_rdistif_init(unsigned int proc_num);
Jeenu Viswambharan76647d52016-12-09 11:03:15 +0000553void gicv3_rdistif_on(unsigned int proc_num);
554void gicv3_rdistif_off(unsigned int proc_num);
Andre Przywara95581b42020-09-07 14:53:58 +0100555unsigned int gicv3_rdistif_get_number_frames(const uintptr_t gicr_frame);
Achin Gupta92712a52015-09-03 14:18:02 +0100556void gicv3_cpuif_enable(unsigned int proc_num);
557void gicv3_cpuif_disable(unsigned int proc_num);
558unsigned int gicv3_get_pending_interrupt_type(void);
559unsigned int gicv3_get_pending_interrupt_id(void);
Madhukar Pappireddyb5859d02023-08-03 14:17:54 -0500560unsigned int gicv3_get_interrupt_group(unsigned int id,
Achin Gupta92712a52015-09-03 14:18:02 +0100561 unsigned int proc_num);
Soby Mathew327548c2017-07-13 15:19:51 +0100562void gicv3_distif_init_restore(const gicv3_dist_ctx_t * const dist_ctx);
563void gicv3_distif_save(gicv3_dist_ctx_t * const dist_ctx);
564/*
565 * gicv3_distif_post_restore and gicv3_distif_pre_save must be implemented if
566 * gicv3_distif_save and gicv3_rdistif_init_restore are used. If no
567 * implementation-defined sequence is needed at these steps, an empty function
568 * can be provided.
569 */
570void gicv3_distif_post_restore(unsigned int proc_num);
571void gicv3_distif_pre_save(unsigned int proc_num);
572void gicv3_rdistif_init_restore(unsigned int proc_num, const gicv3_redist_ctx_t * const rdist_ctx);
573void gicv3_rdistif_save(unsigned int proc_num, gicv3_redist_ctx_t * const rdist_ctx);
Soby Mathewf6f1a322017-07-18 16:12:45 +0100574void gicv3_its_save_disable(uintptr_t gits_base, gicv3_its_ctx_t * const its_ctx);
575void gicv3_its_restore(uintptr_t gits_base, const gicv3_its_ctx_t * const its_ctx);
Achin Gupta92712a52015-09-03 14:18:02 +0100576
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100577unsigned int gicv3_get_running_priority(void);
Jeenu Viswambharan24e70292017-09-22 08:32:09 +0100578unsigned int gicv3_get_interrupt_active(unsigned int id, unsigned int proc_num);
Jeenu Viswambharan0fcdfff2017-09-22 08:32:09 +0100579void gicv3_enable_interrupt(unsigned int id, unsigned int proc_num);
580void gicv3_disable_interrupt(unsigned int id, unsigned int proc_num);
Jeenu Viswambharan447b89d2017-09-22 08:32:09 +0100581void gicv3_set_interrupt_priority(unsigned int id, unsigned int proc_num,
582 unsigned int priority);
Madhukar Pappireddyb5859d02023-08-03 14:17:54 -0500583void gicv3_set_interrupt_group(unsigned int id, unsigned int proc_num,
584 unsigned int group);
Florian Lugoud4e25032021-09-08 12:40:24 +0200585void gicv3_raise_sgi(unsigned int sgi_num, gicv3_irq_group_t group,
586 u_register_t target);
Jeenu Viswambharandce70b32017-09-22 08:32:09 +0100587void gicv3_set_spi_routing(unsigned int id, unsigned int irm,
588 u_register_t mpidr);
Jeenu Viswambharaneb1c12c2017-09-22 08:32:09 +0100589void gicv3_set_interrupt_pending(unsigned int id, unsigned int proc_num);
590void gicv3_clear_interrupt_pending(unsigned int id, unsigned int proc_num);
Jeenu Viswambharan62505072017-09-22 08:32:09 +0100591unsigned int gicv3_set_pmr(unsigned int mask);
Arvind Ram Prakash579a23c2024-02-05 16:19:37 -0600592unsigned int gicv3_deactivate_priority(unsigned int mask);
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100593
Manish V Badarkhe173c2962022-05-09 21:55:19 +0100594void gicv3_get_component_prodid_rev(const uintptr_t gicd_base,
595 unsigned int *gic_prod_id,
596 uint8_t *gic_rev);
597void gicv3_check_erratas_applies(const uintptr_t gicd_base);
598#if GIC600_ERRATA_WA_2384374
599void gicv3_apply_errata_wa_2384374(const uintptr_t gicr_base);
600#else
601static inline void gicv3_apply_errata_wa_2384374(const uintptr_t gicr_base)
602{
603}
604#endif /* GIC600_ERRATA_WA_2384374 */
605
Julius Werner53456fc2019-07-09 13:49:11 -0700606#endif /* __ASSEMBLER__ */
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000607#endif /* GICV3_H */