blob: 7015ac042eaf3e19db4d15aaf6ef1f2d35362393 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +01002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2b6b5742015-03-19 19:17:53 +00007#include <arm_config.h>
8#include <arm_def.h>
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +01009#include <assert.h>
10#include <cci.h>
Soby Mathew7356b1e2016-03-24 10:12:42 +000011#include <ccn.h>
Dan Handley714a0d22014-04-09 13:13:04 +010012#include <debug.h>
Achin Gupta1fa7eb62015-11-03 14:18:34 +000013#include <gicv2.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010014#include <mmio.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000015#include <plat_arm.h>
16#include <v2m_def.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010017#include "../fvp_def.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
Achin Gupta1fa7eb62015-11-03 14:18:34 +000019/* Defines for GIC Driver build time selection */
20#define FVP_GICV2 1
21#define FVP_GICV3 2
22#define FVP_GICV3_LEGACY 3
23
Achin Gupta4f6ad662013-10-25 09:08:21 +010024/*******************************************************************************
Dan Handley2b6b5742015-03-19 19:17:53 +000025 * arm_config holds the characteristics of the differences between the three FVP
26 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
Vikram Kanigirifbb13012016-02-15 11:54:14 +000027 * at each boot stage by the primary before enabling the MMU (to allow
28 * interconnect configuration) & used thereafter. Each BL will have its own copy
29 * to allow independent operation.
Achin Gupta4f6ad662013-10-25 09:08:21 +010030 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +000031arm_config_t arm_config;
Soby Mathewb08bc042014-09-03 17:48:44 +010032
33#define MAP_DEVICE0 MAP_REGION_FLAT(DEVICE0_BASE, \
34 DEVICE0_SIZE, \
35 MT_DEVICE | MT_RW | MT_SECURE)
36
37#define MAP_DEVICE1 MAP_REGION_FLAT(DEVICE1_BASE, \
38 DEVICE1_SIZE, \
39 MT_DEVICE | MT_RW | MT_SECURE)
40
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010041/*
42 * Need to be mapped with write permissions in order to set a new non-volatile
43 * counter value.
44 */
Juan Castillo31a68f02015-04-14 12:49:03 +010045#define MAP_DEVICE2 MAP_REGION_FLAT(DEVICE2_BASE, \
46 DEVICE2_SIZE, \
Antonio Nino Diaz9d602fe2016-05-20 14:14:16 +010047 MT_DEVICE | MT_RW | MT_SECURE)
Juan Castillo31a68f02015-04-14 12:49:03 +010048
49
Jon Medhurstb1eb0932014-02-26 16:27:53 +000050/*
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010051 * Table of memory regions for various BL stages to map using the MMU.
52 * This doesn't include Trusted SRAM as arm_setup_page_tables() already
53 * takes care of mapping it.
Sandrine Bailleux889ca032016-06-14 17:01:00 +010054 *
55 * The flash needs to be mapped as writable in order to erase the FIP's Table of
56 * Contents in case of unrecoverable error (see plat_error_handler()).
Jon Medhurstb1eb0932014-02-26 16:27:53 +000057 */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090058#ifdef IMAGE_BL1
Dan Handley2b6b5742015-03-19 19:17:53 +000059const mmap_region_t plat_arm_mmap[] = {
60 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010061 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000062 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010063 MAP_DEVICE0,
64 MAP_DEVICE1,
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010065#if TRUSTED_BOARD_BOOT
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010066 /* To access the Root of Trust Public Key registers. */
67 MAP_DEVICE2,
68 /* Map DRAM to authenticate NS_BL2U image. */
Yatharth Kochar736a3bf2015-10-11 14:14:55 +010069 ARM_MAP_NS_DRAM1,
70#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010071 {0}
72};
73#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090074#ifdef IMAGE_BL2
Dan Handley2b6b5742015-03-19 19:17:53 +000075const mmap_region_t plat_arm_mmap[] = {
76 ARM_MAP_SHARED_RAM,
Juan Castillob6132f12015-10-06 14:01:35 +010077 V2M_MAP_FLASH0_RW,
Dan Handley2b6b5742015-03-19 19:17:53 +000078 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +010079 MAP_DEVICE0,
80 MAP_DEVICE1,
Dan Handley2b6b5742015-03-19 19:17:53 +000081 ARM_MAP_NS_DRAM1,
Roberto Vargasf8fda102017-08-08 11:27:20 +010082#ifdef AARCH64
83 ARM_MAP_DRAM2,
84#endif
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010085#ifdef SPD_tspd
Dan Handley2b6b5742015-03-19 19:17:53 +000086 ARM_MAP_TSP_SEC_MEM,
Sandrine Bailleuxb260c3a2017-08-30 10:59:22 +010087#endif
Sandrine Bailleuxd9160a52017-05-26 15:48:10 +010088#if TRUSTED_BOARD_BOOT
89 /* To access the Root of Trust Public Key registers. */
90 MAP_DEVICE2,
91#endif
David Wang0ba499f2016-03-07 11:02:57 +080092#if ARM_BL31_IN_DRAM
93 ARM_MAP_BL31_SEC_DRAM,
94#endif
Jens Wiklander0814c6a2017-08-25 10:07:20 +020095#ifdef SPD_opteed
Soby Mathew874fc9e2017-09-01 13:43:50 +010096 ARM_MAP_OPTEE_CORE_MEM,
Jens Wiklander0814c6a2017-08-25 10:07:20 +020097 ARM_OPTEE_PAGEABLE_LOAD_MEM,
98#endif
Soby Mathewb08bc042014-09-03 17:48:44 +010099 {0}
100};
101#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900102#ifdef IMAGE_BL2U
Yatharth Kochar3a11eda2015-10-14 15:28:11 +0100103const mmap_region_t plat_arm_mmap[] = {
104 MAP_DEVICE0,
105 V2M_MAP_IOFPGA,
106 {0}
107};
108#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900109#ifdef IMAGE_BL31
Dan Handley2b6b5742015-03-19 19:17:53 +0000110const mmap_region_t plat_arm_mmap[] = {
111 ARM_MAP_SHARED_RAM,
112 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100113 MAP_DEVICE0,
114 MAP_DEVICE1,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100115 ARM_V2M_MAP_MEM_PROTECT,
Soby Mathewb08bc042014-09-03 17:48:44 +0100116 {0}
117};
118#endif
Masahiro Yamada441bfdd2016-12-25 23:36:24 +0900119#ifdef IMAGE_BL32
Dan Handley2b6b5742015-03-19 19:17:53 +0000120const mmap_region_t plat_arm_mmap[] = {
Soby Mathew0d268dc2016-07-11 14:13:56 +0100121#ifdef AARCH32
122 ARM_MAP_SHARED_RAM,
123#endif
Dan Handley2b6b5742015-03-19 19:17:53 +0000124 V2M_MAP_IOFPGA,
Soby Mathewb08bc042014-09-03 17:48:44 +0100125 MAP_DEVICE0,
126 MAP_DEVICE1,
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000127 {0}
128};
Soby Mathewb08bc042014-09-03 17:48:44 +0100129#endif
Jon Medhurstb1eb0932014-02-26 16:27:53 +0000130
Dan Handley2b6b5742015-03-19 19:17:53 +0000131ARM_CASSERT_MMAP
Soby Mathew13ee9682015-01-22 11:22:22 +0000132
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100133#if FVP_INTERCONNECT_DRIVER != FVP_CCN
134static const int fvp_cci400_map[] = {
135 PLAT_FVP_CCI400_CLUS0_SL_PORT,
136 PLAT_FVP_CCI400_CLUS1_SL_PORT,
137};
138
139static const int fvp_cci5xx_map[] = {
140 PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
141 PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
142};
143
144static unsigned int get_interconnect_master(void)
145{
146 unsigned int master;
147 u_register_t mpidr;
148
149 mpidr = read_mpidr_el1();
150 master = (arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) ?
151 MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);
152
153 assert(master < FVP_CLUSTER_COUNT);
154 return master;
155}
156#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157
Achin Gupta4f6ad662013-10-25 09:08:21 +0100158/*******************************************************************************
159 * A single boot loader stack is expected to work on both the Foundation FVP
160 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
161 * SYS_ID register provides a mechanism for detecting the differences between
162 * these platforms. This information is stored in a per-BL array to allow the
163 * code to take the correct path.Per BL platform configuration.
164 ******************************************************************************/
Dan Handley2b6b5742015-03-19 19:17:53 +0000165void fvp_config_setup(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100166{
Soby Mathew8e2f2872014-08-14 12:49:05 +0100167 unsigned int rev, hbi, bld, arch, sys_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100168
Dan Handley2b6b5742015-03-19 19:17:53 +0000169 sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
170 rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
171 hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
172 bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
173 arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100174
Andrew Thoelke960347d2014-06-26 14:27:26 +0100175 if (arch != ARCH_MODEL) {
176 ERROR("This firmware is for FVP models\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000177 panic();
Andrew Thoelke960347d2014-06-26 14:27:26 +0100178 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179
180 /*
181 * The build field in the SYS_ID tells which variant of the GIC
182 * memory is implemented by the model.
183 */
184 switch (bld) {
185 case BLD_GIC_VE_MMAP:
Soby Mathewcf022c52016-01-13 17:06:00 +0000186 ERROR("Legacy Versatile Express memory map for GIC peripheral"
187 " is not supported\n");
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000188 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100189 break;
190 case BLD_GIC_A53A57_MMAP:
Achin Gupta4f6ad662013-10-25 09:08:21 +0100191 break;
192 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100193 ERROR("Unsupported board build %x\n", bld);
194 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100195 }
196
197 /*
198 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
199 * for the Foundation FVP.
200 */
201 switch (hbi) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000202 case HBI_FOUNDATION_FVP:
Dan Handley2b6b5742015-03-19 19:17:53 +0000203 arm_config.flags = 0;
Andrew Thoelke960347d2014-06-26 14:27:26 +0100204
205 /*
206 * Check for supported revisions of Foundation FVP
207 * Allow future revisions to run but emit warning diagnostic
208 */
209 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000210 case REV_FOUNDATION_FVP_V2_0:
211 case REV_FOUNDATION_FVP_V2_1:
212 case REV_FOUNDATION_FVP_v9_1:
Sandrine Bailleux8b33d702016-09-22 09:46:50 +0100213 case REV_FOUNDATION_FVP_v9_6:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100214 break;
215 default:
216 WARN("Unrecognized Foundation FVP revision %x\n", rev);
217 break;
218 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100219 break;
Dan Handley2b6b5742015-03-19 19:17:53 +0000220 case HBI_BASE_FVP:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100221 arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100222
223 /*
224 * Check for supported revisions
225 * Allow future revisions to run but emit warning diagnostic
226 */
227 switch (rev) {
Dan Handley2b6b5742015-03-19 19:17:53 +0000228 case REV_BASE_FVP_V0:
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100229 arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
230 break;
231 case REV_BASE_FVP_REVC:
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100232 arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100233 ARM_CONFIG_FVP_HAS_CCI5XX);
Andrew Thoelke960347d2014-06-26 14:27:26 +0100234 break;
235 default:
236 WARN("Unrecognized Base FVP revision %x\n", rev);
237 break;
238 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100239 break;
240 default:
Andrew Thoelke960347d2014-06-26 14:27:26 +0100241 ERROR("Unsupported board HBI number 0x%x\n", hbi);
242 panic();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100243 }
Isla Mitchellc7860cf2017-08-17 12:25:34 +0100244
245 /*
246 * We assume that the presence of MT bit, and therefore shifted
247 * affinities, is uniform across the platform: either all CPUs, or no
248 * CPUs implement it.
249 */
250 if (read_mpidr_el1() & MPIDR_MT_MASK)
251 arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100252}
Vikram Kanigiri96377452014-04-24 11:02:16 +0100253
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000254
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000255void fvp_interconnect_init(void)
Vikram Kanigiri96377452014-04-24 11:02:16 +0100256{
Soby Mathew7356b1e2016-03-24 10:12:42 +0000257#if FVP_INTERCONNECT_DRIVER == FVP_CCN
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100258 if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
259 ERROR("Unrecognized CCN variant detected. Only CCN-502"
260 " is supported");
261 panic();
262 }
263
264 plat_arm_interconnect_init();
265#else
266 uintptr_t cci_base = 0;
267 const int *cci_map = 0;
268 unsigned int map_size = 0;
269
270 if (!(arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
271 ARM_CONFIG_FVP_HAS_CCI5XX))) {
272 return;
273 }
274
275 /* Initialize the right interconnect */
276 if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) {
277 cci_base = PLAT_FVP_CCI5XX_BASE;
278 cci_map = fvp_cci5xx_map;
279 map_size = ARRAY_SIZE(fvp_cci5xx_map);
280 } else if (arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) {
281 cci_base = PLAT_FVP_CCI400_BASE;
282 cci_map = fvp_cci400_map;
283 map_size = ARRAY_SIZE(fvp_cci400_map);
Soby Mathew7356b1e2016-03-24 10:12:42 +0000284 }
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100285
286 assert(cci_base);
287 assert(cci_map);
288 cci_init(cci_base, cci_map, map_size);
289#endif
Dan Handleybe234f92014-08-04 16:11:15 +0100290}
291
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000292void fvp_interconnect_enable(void)
Dan Handleybe234f92014-08-04 16:11:15 +0100293{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100294#if FVP_INTERCONNECT_DRIVER == FVP_CCN
295 plat_arm_interconnect_enter_coherency();
296#else
297 unsigned int master;
298
299 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
300 ARM_CONFIG_FVP_HAS_CCI5XX)) {
301 master = get_interconnect_master();
302 cci_enable_snoop_dvm_reqs(master);
303 }
304#endif
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000305}
306
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000307void fvp_interconnect_disable(void)
Vikram Kanigiri4e97e542015-02-26 15:25:58 +0000308{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100309#if FVP_INTERCONNECT_DRIVER == FVP_CCN
310 plat_arm_interconnect_exit_coherency();
311#else
312 unsigned int master;
313
314 if (arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
315 ARM_CONFIG_FVP_HAS_CCI5XX)) {
316 master = get_interconnect_master();
317 cci_disable_snoop_dvm_reqs(master);
318 }
319#endif
Vikram Kanigiri96377452014-04-24 11:02:16 +0100320}