blob: 60449f64679eec5b60619b279555a4d4cd222bd1 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jayanth Dodderi Chidanand18d93792023-07-18 14:48:09 +01002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <string.h>
9
Dan Handley2bd4ef22014-04-09 13:14:54 +010010#include <arch.h>
Jayanth Dodderi Chidanand18d93792023-07-18 14:48:09 +010011#include <arch_features.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <common/bl_common.h>
14#include <common/debug.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010015#include <context.h>
Sandeep Tripathy12030042020-08-17 20:22:13 +053016#include <drivers/delay_timer.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/el3_runtime/context_mgmt.h>
Jayanth Dodderi Chidanand18d93792023-07-18 14:48:09 +010018#include <lib/extensions/spe.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <lib/utils.h>
20#include <plat/common/platform.h>
21
Dan Handley714a0d22014-04-09 13:13:04 +010022#include "psci_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010023
Achin Gupta607084e2014-02-09 18:24:19 +000024/*
Jeenu Viswambharan7f366602014-02-20 17:11:00 +000025 * SPD power management operations, expected to be supplied by the registered
26 * SPD on successful SP initialization
Achin Gupta607084e2014-02-09 18:24:19 +000027 */
Dan Handleye2712bc2014-04-10 15:37:22 +010028const spd_pm_ops_t *psci_spd_pm;
Achin Gupta607084e2014-02-09 18:24:19 +000029
Soby Mathew981487a2015-07-13 14:10:57 +010030/*
31 * PSCI requested local power state map. This array is used to store the local
32 * power states requested by a CPU for power levels from level 1 to
33 * PLAT_MAX_PWR_LVL. It does not store the requested local power state for power
34 * level 0 (PSCI_CPU_PWR_LVL) as the requested and the target power state for a
35 * CPU are the same.
36 *
37 * During state coordination, the platform is passed an array containing the
38 * local states requested for a particular non cpu power domain by each cpu
39 * within the domain.
40 *
41 * TODO: Dense packing of the requested states will cause cache thrashing
42 * when multiple power domains write to it. If we allocate the requested
43 * states at each power level in a cache-line aligned per-domain memory,
44 * the cache thrashing can be avoided.
45 */
46static plat_local_state_t
47 psci_req_local_pwr_states[PLAT_MAX_PWR_LVL][PLATFORM_CORE_COUNT];
48
Pankaj Gupta02c35682019-10-15 15:44:45 +053049unsigned int psci_plat_core_count;
Soby Mathew981487a2015-07-13 14:10:57 +010050
Achin Gupta4f6ad662013-10-25 09:08:21 +010051/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +010052 * Arrays that hold the platform's power domain tree information for state
53 * management of power domains.
54 * Each node in the array 'psci_non_cpu_pd_nodes' corresponds to a power domain
55 * which is an ancestor of a CPU power domain.
56 * Each node in the array 'psci_cpu_pd_nodes' corresponds to a cpu power domain
Achin Gupta4f6ad662013-10-25 09:08:21 +010057 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +010058non_cpu_pd_node_t psci_non_cpu_pd_nodes[PSCI_NUM_NON_CPU_PWR_DOMAINS]
Soby Mathew2ae20432015-01-08 18:02:44 +000059#if USE_COHERENT_MEM
Chris Kay33bfc5e2023-02-14 11:30:04 +000060__section(".tzfw_coherent_mem")
Soby Mathew2ae20432015-01-08 18:02:44 +000061#endif
62;
Achin Gupta4f6ad662013-10-25 09:08:21 +010063
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +000064/* Lock for PSCI state coordination */
65DEFINE_PSCI_LOCK(psci_locks[PSCI_NUM_NON_CPU_PWR_DOMAINS]);
Andrew Thoelkee466c9f2015-09-10 11:39:36 +010066
Soby Mathew981487a2015-07-13 14:10:57 +010067cpu_pd_node_t psci_cpu_pd_nodes[PLATFORM_CORE_COUNT];
68
Achin Gupta4f6ad662013-10-25 09:08:21 +010069/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010070 * Pointer to functions exported by the platform to complete power mgmt. ops
71 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +010072const plat_psci_ops_t *psci_plat_pm_ops;
Achin Gupta4f6ad662013-10-25 09:08:21 +010073
Soby Mathew981487a2015-07-13 14:10:57 +010074/******************************************************************************
75 * Check that the maximum power level supported by the platform makes sense
76 *****************************************************************************/
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +010077CASSERT((PLAT_MAX_PWR_LVL <= PSCI_MAX_PWR_LVL) &&
78 (PLAT_MAX_PWR_LVL >= PSCI_CPU_PWR_LVL),
79 assert_platform_max_pwrlvl_check);
Soby Mathew2b7de2b2015-02-12 14:45:02 +000080
Wing Li71f69df2022-09-14 13:18:15 -070081#if PSCI_OS_INIT_MODE
82/*******************************************************************************
83 * The power state coordination mode used in CPU_SUSPEND.
84 * Defaults to platform-coordinated mode.
85 ******************************************************************************/
86suspend_mode_t psci_suspend_mode = PLAT_COORD;
87#endif
88
Soby Mathew981487a2015-07-13 14:10:57 +010089/*
90 * The plat_local_state used by the platform is one of these types: RUN,
91 * RETENTION and OFF. The platform can define further sub-states for each type
92 * apart from RUN. This categorization is done to verify the sanity of the
93 * psci_power_state passed by the platform and to print debug information. The
94 * categorization is done on the basis of the following conditions:
95 *
96 * 1. If (plat_local_state == 0) then the category is STATE_TYPE_RUN.
97 *
98 * 2. If (0 < plat_local_state <= PLAT_MAX_RET_STATE), then the category is
99 * STATE_TYPE_RETN.
100 *
101 * 3. If (plat_local_state > PLAT_MAX_RET_STATE), then the category is
102 * STATE_TYPE_OFF.
103 */
104typedef enum plat_local_state_type {
105 STATE_TYPE_RUN = 0,
106 STATE_TYPE_RETN,
107 STATE_TYPE_OFF
108} plat_local_state_type_t;
109
Antonio Nino Diaz5a42b682018-07-18 11:57:21 +0100110/* Function used to categorize plat_local_state. */
111static plat_local_state_type_t find_local_state_type(plat_local_state_t state)
112{
113 if (state != 0U) {
114 if (state > PLAT_MAX_RET_STATE) {
115 return STATE_TYPE_OFF;
116 } else {
117 return STATE_TYPE_RETN;
118 }
119 } else {
120 return STATE_TYPE_RUN;
121 }
122}
Soby Mathew981487a2015-07-13 14:10:57 +0100123
124/******************************************************************************
125 * Check that the maximum retention level supported by the platform is less
126 * than the maximum off level.
127 *****************************************************************************/
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100128CASSERT(PLAT_MAX_RET_STATE < PLAT_MAX_OFF_STATE,
Soby Mathew981487a2015-07-13 14:10:57 +0100129 assert_platform_max_off_and_retn_state_check);
130
131/******************************************************************************
132 * This function ensures that the power state parameter in a CPU_SUSPEND request
133 * is valid. If so, it returns the requested states for each power level.
134 *****************************************************************************/
135int psci_validate_power_state(unsigned int power_state,
136 psci_power_state_t *state_info)
Achin Guptaf6b9e992014-07-31 11:19:11 +0100137{
Soby Mathew981487a2015-07-13 14:10:57 +0100138 /* Check SBZ bits in power state are zero */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100139 if (psci_check_power_state(power_state) != 0U)
Soby Mathew981487a2015-07-13 14:10:57 +0100140 return PSCI_E_INVALID_PARAMS;
Achin Guptaf6b9e992014-07-31 11:19:11 +0100141
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100142 assert(psci_plat_pm_ops->validate_power_state != NULL);
Achin Guptaf6b9e992014-07-31 11:19:11 +0100143
Soby Mathew981487a2015-07-13 14:10:57 +0100144 /* Validate the power_state using platform pm_ops */
145 return psci_plat_pm_ops->validate_power_state(power_state, state_info);
146}
Achin Guptaf6b9e992014-07-31 11:19:11 +0100147
Soby Mathew981487a2015-07-13 14:10:57 +0100148/******************************************************************************
149 * This function retrieves the `psci_power_state_t` for system suspend from
150 * the platform.
151 *****************************************************************************/
152void psci_query_sys_suspend_pwrstate(psci_power_state_t *state_info)
153{
154 /*
155 * Assert that the required pm_ops hook is implemented to ensure that
156 * the capability detected during psci_setup() is valid.
157 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100158 assert(psci_plat_pm_ops->get_sys_suspend_power_state != NULL);
Soby Mathew981487a2015-07-13 14:10:57 +0100159
160 /*
161 * Query the platform for the power_state required for system suspend
162 */
163 psci_plat_pm_ops->get_sys_suspend_power_state(state_info);
Achin Guptaf6b9e992014-07-31 11:19:11 +0100164}
165
Wing Li2c556f32022-09-14 13:18:17 -0700166#if PSCI_OS_INIT_MODE
167/*******************************************************************************
168 * This function verifies that all the other cores at the 'end_pwrlvl' have been
169 * idled and the current CPU is the last running CPU at the 'end_pwrlvl'.
170 * Returns 1 (true) if the current CPU is the last ON CPU or 0 (false)
171 * otherwise.
172 ******************************************************************************/
173static bool psci_is_last_cpu_to_idle_at_pwrlvl(unsigned int end_pwrlvl)
174{
Mark Dykese1594ec2024-04-08 13:38:01 -0500175 unsigned int my_idx, lvl;
176 unsigned int parent_idx = 0;
Wing Li2c556f32022-09-14 13:18:17 -0700177 unsigned int cpu_start_idx, ncpus, cpu_idx;
178 plat_local_state_t local_state;
179
180 if (end_pwrlvl == PSCI_CPU_PWR_LVL) {
181 return true;
182 }
183
184 my_idx = plat_my_core_pos();
185
186 for (lvl = PSCI_CPU_PWR_LVL; lvl <= end_pwrlvl; lvl++) {
187 parent_idx = psci_cpu_pd_nodes[my_idx].parent_node;
188 }
189
190 cpu_start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
191 ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
192
193 for (cpu_idx = cpu_start_idx; cpu_idx < cpu_start_idx + ncpus;
194 cpu_idx++) {
195 local_state = psci_get_cpu_local_state_by_idx(cpu_idx);
196 if (cpu_idx == my_idx) {
197 assert(is_local_state_run(local_state) != 0);
198 continue;
199 }
200
201 if (is_local_state_run(local_state) != 0) {
202 return false;
203 }
204 }
205
206 return true;
207}
208#endif
209
Achin Guptaf6b9e992014-07-31 11:19:11 +0100210/*******************************************************************************
Wing Li71f69df2022-09-14 13:18:15 -0700211 * This function verifies that all the other cores in the system have been
Soby Mathew96168382014-12-17 14:47:57 +0000212 * turned OFF and the current CPU is the last running CPU in the system.
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +0100213 * Returns true, if the current CPU is the last ON CPU or false otherwise.
Soby Mathew96168382014-12-17 14:47:57 +0000214 ******************************************************************************/
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +0100215bool psci_is_last_on_cpu(void)
Soby Mathew96168382014-12-17 14:47:57 +0000216{
Deepika Bhavnani79ffab52019-08-27 00:32:24 +0300217 unsigned int cpu_idx, my_idx = plat_my_core_pos();
Soby Mathew96168382014-12-17 14:47:57 +0000218
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +0100219 for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) {
Soby Mathew981487a2015-07-13 14:10:57 +0100220 if (cpu_idx == my_idx) {
221 assert(psci_get_aff_info_state() == AFF_STATE_ON);
Soby Mathew96168382014-12-17 14:47:57 +0000222 continue;
223 }
224
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +0100225 if (psci_get_aff_info_state_by_idx(cpu_idx) != AFF_STATE_OFF) {
226 VERBOSE("core=%u other than current core=%u %s\n",
227 cpu_idx, my_idx, "running in the system");
228 return false;
229 }
Soby Mathew96168382014-12-17 14:47:57 +0000230 }
231
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +0100232 return true;
Soby Mathew96168382014-12-17 14:47:57 +0000233}
234
235/*******************************************************************************
Wing Li71f69df2022-09-14 13:18:15 -0700236 * This function verifies that all cores in the system have been turned ON.
237 * Returns true, if all CPUs are ON or false otherwise.
238 ******************************************************************************/
239static bool psci_are_all_cpus_on(void)
240{
241 unsigned int cpu_idx;
242
243 for (cpu_idx = 0; cpu_idx < psci_plat_core_count; cpu_idx++) {
244 if (psci_get_aff_info_state_by_idx(cpu_idx) == AFF_STATE_OFF) {
245 return false;
246 }
247 }
248
249 return true;
250}
251
252/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +0100253 * Routine to return the maximum power level to traverse to after a cpu has
254 * been physically powered up. It is expected to be called immediately after
255 * reset from assembler code.
Achin Guptaf6b9e992014-07-31 11:19:11 +0100256 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +0100257static unsigned int get_power_on_target_pwrlvl(void)
Achin Guptaf6b9e992014-07-31 11:19:11 +0100258{
Soby Mathew011ca182015-07-29 17:05:03 +0100259 unsigned int pwrlvl;
Achin Guptaf6b9e992014-07-31 11:19:11 +0100260
261 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100262 * Assume that this cpu was suspended and retrieve its target power
263 * level. If it is invalid then it could only have been turned off
264 * earlier. PLAT_MAX_PWR_LVL will be the highest power level a
265 * cpu can be turned off to.
Achin Guptaf6b9e992014-07-31 11:19:11 +0100266 */
Soby Mathew981487a2015-07-13 14:10:57 +0100267 pwrlvl = psci_get_suspend_pwrlvl();
Soby Mathew011ca182015-07-29 17:05:03 +0100268 if (pwrlvl == PSCI_INVALID_PWR_LVL)
Soby Mathew981487a2015-07-13 14:10:57 +0100269 pwrlvl = PLAT_MAX_PWR_LVL;
Deepika Bhavnani523024c2019-08-17 01:10:02 +0300270 assert(pwrlvl < PSCI_INVALID_PWR_LVL);
Soby Mathew981487a2015-07-13 14:10:57 +0100271 return pwrlvl;
Achin Guptaf6b9e992014-07-31 11:19:11 +0100272}
273
Soby Mathew981487a2015-07-13 14:10:57 +0100274/******************************************************************************
275 * Helper function to update the requested local power state array. This array
276 * does not store the requested state for the CPU power level. Hence an
Deepika Bhavnani6bd46662019-08-15 00:56:46 +0300277 * assertion is added to prevent us from accessing the CPU power level.
Soby Mathew981487a2015-07-13 14:10:57 +0100278 *****************************************************************************/
279static void psci_set_req_local_pwr_state(unsigned int pwrlvl,
280 unsigned int cpu_idx,
281 plat_local_state_t req_pwr_state)
Achin Guptaf6b9e992014-07-31 11:19:11 +0100282{
Soby Mathew981487a2015-07-13 14:10:57 +0100283 assert(pwrlvl > PSCI_CPU_PWR_LVL);
Deepika Bhavnani6bd46662019-08-15 00:56:46 +0300284 if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
Pankaj Gupta02c35682019-10-15 15:44:45 +0530285 (cpu_idx < psci_plat_core_count)) {
Deepika Bhavnani6bd46662019-08-15 00:56:46 +0300286 psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx] = req_pwr_state;
287 }
Achin Guptaf6b9e992014-07-31 11:19:11 +0100288}
289
Soby Mathew981487a2015-07-13 14:10:57 +0100290/******************************************************************************
291 * This function initializes the psci_req_local_pwr_states.
292 *****************************************************************************/
Daniel Boulby5753e492018-09-20 14:12:46 +0100293void __init psci_init_req_local_pwr_states(void)
Achin Guptaa45e3972013-12-05 15:10:48 +0000294{
Soby Mathew981487a2015-07-13 14:10:57 +0100295 /* Initialize the requested state of all non CPU power domains as OFF */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100296 unsigned int pwrlvl;
Pankaj Gupta02c35682019-10-15 15:44:45 +0530297 unsigned int core;
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100298
299 for (pwrlvl = 0U; pwrlvl < PLAT_MAX_PWR_LVL; pwrlvl++) {
Pankaj Gupta02c35682019-10-15 15:44:45 +0530300 for (core = 0; core < psci_plat_core_count; core++) {
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100301 psci_req_local_pwr_states[pwrlvl][core] =
302 PLAT_MAX_OFF_STATE;
303 }
304 }
Soby Mathew981487a2015-07-13 14:10:57 +0100305}
Achin Guptaa45e3972013-12-05 15:10:48 +0000306
Soby Mathew981487a2015-07-13 14:10:57 +0100307/******************************************************************************
308 * Helper function to return a reference to an array containing the local power
309 * states requested by each cpu for a power domain at 'pwrlvl'. The size of the
310 * array will be the number of cpu power domains of which this power domain is
311 * an ancestor. These requested states will be used to determine a suitable
312 * target state for this power domain during psci state coordination. An
313 * assertion is added to prevent us from accessing the CPU power level.
314 *****************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +0100315static plat_local_state_t *psci_get_req_local_pwr_states(unsigned int pwrlvl,
Deepika Bhavnani79ffab52019-08-27 00:32:24 +0300316 unsigned int cpu_idx)
Soby Mathew981487a2015-07-13 14:10:57 +0100317{
318 assert(pwrlvl > PSCI_CPU_PWR_LVL);
Achin Guptaf3ccbab2014-07-25 14:52:47 +0100319
Deepika Bhavnani6bd46662019-08-15 00:56:46 +0300320 if ((pwrlvl > PSCI_CPU_PWR_LVL) && (pwrlvl <= PLAT_MAX_PWR_LVL) &&
Pankaj Gupta02c35682019-10-15 15:44:45 +0530321 (cpu_idx < psci_plat_core_count)) {
Deepika Bhavnani6bd46662019-08-15 00:56:46 +0300322 return &psci_req_local_pwr_states[pwrlvl - 1U][cpu_idx];
323 } else
324 return NULL;
Soby Mathew981487a2015-07-13 14:10:57 +0100325}
Achin Guptaa45e3972013-12-05 15:10:48 +0000326
Wing Li2c556f32022-09-14 13:18:17 -0700327#if PSCI_OS_INIT_MODE
328/******************************************************************************
329 * Helper function to save a copy of the psci_req_local_pwr_states (prev) for a
330 * CPU (cpu_idx), and update psci_req_local_pwr_states with the new requested
331 * local power states (state_info).
332 *****************************************************************************/
333void psci_update_req_local_pwr_states(unsigned int end_pwrlvl,
334 unsigned int cpu_idx,
335 psci_power_state_t *state_info,
336 plat_local_state_t *prev)
337{
338 unsigned int lvl;
339#ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
340 unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
341#else
342 unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL;
343#endif
344 plat_local_state_t req_state;
345
346 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) {
347 /* Save the previous requested local power state */
348 prev[lvl - 1U] = *psci_get_req_local_pwr_states(lvl, cpu_idx);
349
350 /* Update the new requested local power state */
351 if (lvl <= end_pwrlvl) {
352 req_state = state_info->pwr_domain_state[lvl];
353 } else {
354 req_state = state_info->pwr_domain_state[end_pwrlvl];
355 }
356 psci_set_req_local_pwr_state(lvl, cpu_idx, req_state);
357 }
358}
359
360/******************************************************************************
361 * Helper function to restore the previously saved requested local power states
362 * (prev) for a CPU (cpu_idx) to psci_req_local_pwr_states.
363 *****************************************************************************/
364void psci_restore_req_local_pwr_states(unsigned int cpu_idx,
365 plat_local_state_t *prev)
366{
367 unsigned int lvl;
368#ifdef PLAT_MAX_CPU_SUSPEND_PWR_LVL
369 unsigned int max_pwrlvl = PLAT_MAX_CPU_SUSPEND_PWR_LVL;
370#else
371 unsigned int max_pwrlvl = PLAT_MAX_PWR_LVL;
372#endif
373
374 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= max_pwrlvl; lvl++) {
375 /* Restore the previous requested local power state */
376 psci_set_req_local_pwr_state(lvl, cpu_idx, prev[lvl - 1U]);
377 }
378}
379#endif
380
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000381/*
382 * psci_non_cpu_pd_nodes can be placed either in normal memory or coherent
383 * memory.
384 *
385 * With !USE_COHERENT_MEM, psci_non_cpu_pd_nodes is placed in normal memory,
386 * it's accessed by both cached and non-cached participants. To serve the common
387 * minimum, perform a cache flush before read and after write so that non-cached
388 * participants operate on latest data in main memory.
389 *
390 * When USE_COHERENT_MEM is used, psci_non_cpu_pd_nodes is placed in coherent
391 * memory. With HW_ASSISTED_COHERENCY, all PSCI participants are cache-coherent.
392 * In both cases, no cache operations are required.
393 */
394
395/*
396 * Retrieve local state of non-CPU power domain node from a non-cached CPU,
397 * after any required cache maintenance operation.
398 */
399static plat_local_state_t get_non_cpu_pd_node_local_state(
400 unsigned int parent_idx)
401{
Andrew F. Davise6f28fa2018-08-30 12:13:57 -0500402#if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000403 flush_dcache_range(
404 (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
405 sizeof(psci_non_cpu_pd_nodes[parent_idx]));
406#endif
407 return psci_non_cpu_pd_nodes[parent_idx].local_state;
408}
409
410/*
411 * Update local state of non-CPU power domain node from a cached CPU; perform
412 * any required cache maintenance operation afterwards.
413 */
414static void set_non_cpu_pd_node_local_state(unsigned int parent_idx,
415 plat_local_state_t state)
416{
417 psci_non_cpu_pd_nodes[parent_idx].local_state = state;
Andrew F. Davise6f28fa2018-08-30 12:13:57 -0500418#if !(USE_COHERENT_MEM || HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000419 flush_dcache_range(
420 (uintptr_t) &psci_non_cpu_pd_nodes[parent_idx],
421 sizeof(psci_non_cpu_pd_nodes[parent_idx]));
422#endif
423}
424
Soby Mathew981487a2015-07-13 14:10:57 +0100425/******************************************************************************
426 * Helper function to return the current local power state of each power domain
427 * from the current cpu power domain to its ancestor at the 'end_pwrlvl'. This
428 * function will be called after a cpu is powered on to find the local state
429 * each power domain has emerged from.
430 *****************************************************************************/
Achin Gupta9b2bf252016-06-28 16:46:15 +0100431void psci_get_target_local_pwr_states(unsigned int end_pwrlvl,
432 psci_power_state_t *target_state)
Soby Mathew981487a2015-07-13 14:10:57 +0100433{
Soby Mathew011ca182015-07-29 17:05:03 +0100434 unsigned int parent_idx, lvl;
Soby Mathew981487a2015-07-13 14:10:57 +0100435 plat_local_state_t *pd_state = target_state->pwr_domain_state;
436
437 pd_state[PSCI_CPU_PWR_LVL] = psci_get_cpu_local_state();
438 parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node;
439
440 /* Copy the local power state from node to state_info */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100441 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000442 pd_state[lvl] = get_non_cpu_pd_node_local_state(parent_idx);
Soby Mathew981487a2015-07-13 14:10:57 +0100443 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
444 }
445
446 /* Set the the higher levels to RUN */
447 for (; lvl <= PLAT_MAX_PWR_LVL; lvl++)
448 target_state->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
449}
450
451/******************************************************************************
452 * Helper function to set the target local power state that each power domain
453 * from the current cpu power domain to its ancestor at the 'end_pwrlvl' will
454 * enter. This function will be called after coordination of requested power
455 * states has been done for each power level.
456 *****************************************************************************/
Wing Lic0dc6392023-05-04 08:31:19 -0700457void psci_set_target_local_pwr_states(unsigned int end_pwrlvl,
458 const psci_power_state_t *target_state)
Soby Mathew981487a2015-07-13 14:10:57 +0100459{
Soby Mathew011ca182015-07-29 17:05:03 +0100460 unsigned int parent_idx, lvl;
Soby Mathew981487a2015-07-13 14:10:57 +0100461 const plat_local_state_t *pd_state = target_state->pwr_domain_state;
462
463 psci_set_cpu_local_state(pd_state[PSCI_CPU_PWR_LVL]);
Achin Guptaa45e3972013-12-05 15:10:48 +0000464
Achin Guptaf3ccbab2014-07-25 14:52:47 +0100465 /*
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000466 * Need to flush as local_state might be accessed with Data Cache
Soby Mathew981487a2015-07-13 14:10:57 +0100467 * disabled during power on
Achin Guptaf3ccbab2014-07-25 14:52:47 +0100468 */
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000469 psci_flush_cpu_data(psci_svc_cpu_data.local_state);
Soby Mathew981487a2015-07-13 14:10:57 +0100470
471 parent_idx = psci_cpu_pd_nodes[plat_my_core_pos()].parent_node;
472
473 /* Copy the local_state from state_info */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100474 for (lvl = 1U; lvl <= end_pwrlvl; lvl++) {
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000475 set_non_cpu_pd_node_local_state(parent_idx, pd_state[lvl]);
Soby Mathew981487a2015-07-13 14:10:57 +0100476 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
477 }
Achin Guptaa45e3972013-12-05 15:10:48 +0000478}
479
480/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +0100481 * PSCI helper function to get the parent nodes corresponding to a cpu_index.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100482 ******************************************************************************/
Deepika Bhavnani79ffab52019-08-27 00:32:24 +0300483void psci_get_parent_pwr_domain_nodes(unsigned int cpu_idx,
Soby Mathew011ca182015-07-29 17:05:03 +0100484 unsigned int end_lvl,
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100485 unsigned int *node_index)
Soby Mathew981487a2015-07-13 14:10:57 +0100486{
487 unsigned int parent_node = psci_cpu_pd_nodes[cpu_idx].parent_node;
Varun Wadekar66231d12017-06-07 09:57:42 -0700488 unsigned int i;
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100489 unsigned int *node = node_index;
Soby Mathew981487a2015-07-13 14:10:57 +0100490
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100491 for (i = PSCI_CPU_PWR_LVL + 1U; i <= end_lvl; i++) {
492 *node = parent_node;
493 node++;
Soby Mathew981487a2015-07-13 14:10:57 +0100494 parent_node = psci_non_cpu_pd_nodes[parent_node].parent_node;
495 }
496}
497
498/******************************************************************************
499 * This function is invoked post CPU power up and initialization. It sets the
500 * affinity info state, target power state and requested power state for the
501 * current CPU and all its ancestor power domains to RUN.
502 *****************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +0100503void psci_set_pwr_domains_to_run(unsigned int end_pwrlvl)
Soby Mathew981487a2015-07-13 14:10:57 +0100504{
Soby Mathew011ca182015-07-29 17:05:03 +0100505 unsigned int parent_idx, cpu_idx = plat_my_core_pos(), lvl;
Soby Mathew981487a2015-07-13 14:10:57 +0100506 parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
507
508 /* Reset the local_state to RUN for the non cpu power domains. */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100509 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000510 set_non_cpu_pd_node_local_state(parent_idx,
511 PSCI_LOCAL_STATE_RUN);
Soby Mathew981487a2015-07-13 14:10:57 +0100512 psci_set_req_local_pwr_state(lvl,
513 cpu_idx,
514 PSCI_LOCAL_STATE_RUN);
515 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
516 }
517
518 /* Set the affinity info state to ON */
519 psci_set_aff_info_state(AFF_STATE_ON);
520
521 psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN);
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +0000522 psci_flush_cpu_data(psci_svc_cpu_data);
Soby Mathew981487a2015-07-13 14:10:57 +0100523}
524
525/******************************************************************************
Wing Li2c556f32022-09-14 13:18:17 -0700526 * This function is used in platform-coordinated mode.
527 *
Soby Mathew981487a2015-07-13 14:10:57 +0100528 * This function is passed the local power states requested for each power
529 * domain (state_info) between the current CPU domain and its ancestors until
530 * the target power level (end_pwrlvl). It updates the array of requested power
531 * states with this information.
532 *
533 * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
534 * retrieves the states requested by all the cpus of which the power domain at
535 * that level is an ancestor. It passes this information to the platform to
536 * coordinate and return the target power state. If the target state for a level
537 * is RUN then subsequent levels are not considered. At the CPU level, state
538 * coordination is not required. Hence, the requested and the target states are
539 * the same.
540 *
541 * The 'state_info' is updated with the target state for each level between the
542 * CPU and the 'end_pwrlvl' and returned to the caller.
543 *
544 * This function will only be invoked with data cache enabled and while
545 * powering down a core.
546 *****************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +0100547void psci_do_state_coordination(unsigned int end_pwrlvl,
548 psci_power_state_t *state_info)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100549{
Soby Mathew981487a2015-07-13 14:10:57 +0100550 unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos();
Deepika Bhavnani79ffab52019-08-27 00:32:24 +0300551 unsigned int start_idx;
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100552 unsigned int ncpus;
Soby Mathew981487a2015-07-13 14:10:57 +0100553 plat_local_state_t target_state, *req_states;
554
Soby Mathew1298e692016-02-02 14:23:10 +0000555 assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
Soby Mathew981487a2015-07-13 14:10:57 +0100556 parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
557
558 /* For level 0, the requested state will be equivalent
559 to target state */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100560 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
Soby Mathew981487a2015-07-13 14:10:57 +0100561
562 /* First update the requested power state */
563 psci_set_req_local_pwr_state(lvl, cpu_idx,
564 state_info->pwr_domain_state[lvl]);
565
566 /* Get the requested power states for this power level */
567 start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
568 req_states = psci_get_req_local_pwr_states(lvl, start_idx);
569
570 /*
571 * Let the platform coordinate amongst the requested states at
572 * this power level and return the target local power state.
573 */
574 ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
575 target_state = plat_get_target_pwr_state(lvl,
576 req_states,
577 ncpus);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100578
Soby Mathew981487a2015-07-13 14:10:57 +0100579 state_info->pwr_domain_state[lvl] = target_state;
580
581 /* Break early if the negotiated target power state is RUN */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100582 if (is_local_state_run(state_info->pwr_domain_state[lvl]) != 0)
Soby Mathew981487a2015-07-13 14:10:57 +0100583 break;
584
585 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
586 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100587
588 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100589 * This is for cases when we break out of the above loop early because
590 * the target power state is RUN at a power level < end_pwlvl.
591 * We update the requested power state from state_info and then
592 * set the target state as RUN.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100593 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100594 for (lvl = lvl + 1U; lvl <= end_pwrlvl; lvl++) {
Soby Mathew981487a2015-07-13 14:10:57 +0100595 psci_set_req_local_pwr_state(lvl, cpu_idx,
596 state_info->pwr_domain_state[lvl]);
597 state_info->pwr_domain_state[lvl] = PSCI_LOCAL_STATE_RUN;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100598
Wing Li2c556f32022-09-14 13:18:17 -0700599 }
Wing Li2c556f32022-09-14 13:18:17 -0700600}
601
602#if PSCI_OS_INIT_MODE
603/******************************************************************************
604 * This function is used in OS-initiated mode.
605 *
606 * This function is passed the local power states requested for each power
607 * domain (state_info) between the current CPU domain and its ancestors until
608 * the target power level (end_pwrlvl), and ensures the requested power states
609 * are valid. It updates the array of requested power states with this
610 * information.
611 *
612 * Then, for each level (apart from the CPU level) until the 'end_pwrlvl', it
613 * retrieves the states requested by all the cpus of which the power domain at
614 * that level is an ancestor. It passes this information to the platform to
615 * coordinate and return the target power state. If the requested state does
616 * not match the target state, the request is denied.
617 *
618 * The 'state_info' is not modified.
619 *
620 * This function will only be invoked with data cache enabled and while
621 * powering down a core.
622 *****************************************************************************/
623int psci_validate_state_coordination(unsigned int end_pwrlvl,
624 psci_power_state_t *state_info)
625{
626 int rc = PSCI_E_SUCCESS;
627 unsigned int lvl, parent_idx, cpu_idx = plat_my_core_pos();
628 unsigned int start_idx;
629 unsigned int ncpus;
630 plat_local_state_t target_state, *req_states;
631 plat_local_state_t prev[PLAT_MAX_PWR_LVL];
632
633 assert(end_pwrlvl <= PLAT_MAX_PWR_LVL);
634 parent_idx = psci_cpu_pd_nodes[cpu_idx].parent_node;
635
636 /*
637 * Save a copy of the previous requested local power states and update
638 * the new requested local power states.
639 */
640 psci_update_req_local_pwr_states(end_pwrlvl, cpu_idx, state_info, prev);
641
642 for (lvl = PSCI_CPU_PWR_LVL + 1U; lvl <= end_pwrlvl; lvl++) {
643 /* Get the requested power states for this power level */
644 start_idx = psci_non_cpu_pd_nodes[parent_idx].cpu_start_idx;
645 req_states = psci_get_req_local_pwr_states(lvl, start_idx);
646
647 /*
648 * Let the platform coordinate amongst the requested states at
649 * this power level and return the target local power state.
650 */
651 ncpus = psci_non_cpu_pd_nodes[parent_idx].ncpus;
652 target_state = plat_get_target_pwr_state(lvl,
653 req_states,
654 ncpus);
655
656 /*
657 * Verify that the requested power state matches the target
658 * local power state.
659 */
660 if (state_info->pwr_domain_state[lvl] != target_state) {
661 if (target_state == PSCI_LOCAL_STATE_RUN) {
662 rc = PSCI_E_DENIED;
663 } else {
664 rc = PSCI_E_INVALID_PARAMS;
665 }
666 goto exit;
667 }
Patrick Delaunayadf42d32023-10-17 20:05:52 +0200668
669 parent_idx = psci_non_cpu_pd_nodes[parent_idx].parent_node;
Wing Li2c556f32022-09-14 13:18:17 -0700670 }
671
672 /*
673 * Verify that the current core is the last running core at the
674 * specified power level.
675 */
676 lvl = state_info->last_at_pwrlvl;
677 if (!psci_is_last_cpu_to_idle_at_pwrlvl(lvl)) {
678 rc = PSCI_E_DENIED;
679 }
680
681exit:
682 if (rc != PSCI_E_SUCCESS) {
683 /* Restore the previous requested local power states. */
684 psci_restore_req_local_pwr_states(cpu_idx, prev);
685 return rc;
Soby Mathew981487a2015-07-13 14:10:57 +0100686 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100687
Wing Li2c556f32022-09-14 13:18:17 -0700688 return rc;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100689}
Wing Li2c556f32022-09-14 13:18:17 -0700690#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100691
Soby Mathew981487a2015-07-13 14:10:57 +0100692/******************************************************************************
693 * This function validates a suspend request by making sure that if a standby
694 * state is requested then no power level is turned off and the highest power
695 * level is placed in a standby/retention state.
696 *
697 * It also ensures that the state level X will enter is not shallower than the
698 * state level X + 1 will enter.
699 *
700 * This validation will be enabled only for DEBUG builds as the platform is
701 * expected to perform these validations as well.
702 *****************************************************************************/
703int psci_validate_suspend_req(const psci_power_state_t *state_info,
704 unsigned int is_power_down_state)
Achin Gupta0959db52013-12-02 17:33:04 +0000705{
Soby Mathew981487a2015-07-13 14:10:57 +0100706 unsigned int max_off_lvl, target_lvl, max_retn_lvl;
707 plat_local_state_t state;
708 plat_local_state_type_t req_state_type, deepest_state_type;
709 int i;
Achin Gupta0959db52013-12-02 17:33:04 +0000710
Soby Mathew981487a2015-07-13 14:10:57 +0100711 /* Find the target suspend power level */
712 target_lvl = psci_find_target_suspend_lvl(state_info);
Soby Mathew011ca182015-07-29 17:05:03 +0100713 if (target_lvl == PSCI_INVALID_PWR_LVL)
Achin Gupta0959db52013-12-02 17:33:04 +0000714 return PSCI_E_INVALID_PARAMS;
715
Soby Mathew981487a2015-07-13 14:10:57 +0100716 /* All power domain levels are in a RUN state to begin with */
717 deepest_state_type = STATE_TYPE_RUN;
718
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100719 for (i = (int) target_lvl; i >= (int) PSCI_CPU_PWR_LVL; i--) {
Soby Mathew981487a2015-07-13 14:10:57 +0100720 state = state_info->pwr_domain_state[i];
721 req_state_type = find_local_state_type(state);
722
723 /*
724 * While traversing from the highest power level to the lowest,
725 * the state requested for lower levels has to be the same or
726 * deeper i.e. equal to or greater than the state at the higher
727 * levels. If this condition is true, then the requested state
728 * becomes the deepest state encountered so far.
729 */
730 if (req_state_type < deepest_state_type)
731 return PSCI_E_INVALID_PARAMS;
732 deepest_state_type = req_state_type;
733 }
734
735 /* Find the highest off power level */
736 max_off_lvl = psci_find_max_off_lvl(state_info);
737
738 /* The target_lvl is either equal to the max_off_lvl or max_retn_lvl */
Soby Mathew011ca182015-07-29 17:05:03 +0100739 max_retn_lvl = PSCI_INVALID_PWR_LVL;
Soby Mathew981487a2015-07-13 14:10:57 +0100740 if (target_lvl != max_off_lvl)
741 max_retn_lvl = target_lvl;
742
743 /*
744 * If this is not a request for a power down state then max off level
745 * has to be invalid and max retention level has to be a valid power
746 * level.
747 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100748 if ((is_power_down_state == 0U) &&
749 ((max_off_lvl != PSCI_INVALID_PWR_LVL) ||
750 (max_retn_lvl == PSCI_INVALID_PWR_LVL)))
Achin Gupta0959db52013-12-02 17:33:04 +0000751 return PSCI_E_INVALID_PARAMS;
752
753 return PSCI_E_SUCCESS;
754}
755
Soby Mathew981487a2015-07-13 14:10:57 +0100756/******************************************************************************
757 * This function finds the highest power level which will be powered down
758 * amongst all the power levels specified in the 'state_info' structure
759 *****************************************************************************/
760unsigned int psci_find_max_off_lvl(const psci_power_state_t *state_info)
Achin Guptacab78e42014-07-28 00:09:01 +0100761{
Soby Mathew981487a2015-07-13 14:10:57 +0100762 int i;
Achin Guptacab78e42014-07-28 00:09:01 +0100763
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100764 for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
765 if (is_local_state_off(state_info->pwr_domain_state[i]) != 0)
766 return (unsigned int) i;
Soby Mathew981487a2015-07-13 14:10:57 +0100767 }
768
Soby Mathew011ca182015-07-29 17:05:03 +0100769 return PSCI_INVALID_PWR_LVL;
Soby Mathew981487a2015-07-13 14:10:57 +0100770}
771
772/******************************************************************************
773 * This functions finds the level of the highest power domain which will be
774 * placed in a low power state during a suspend operation.
775 *****************************************************************************/
776unsigned int psci_find_target_suspend_lvl(const psci_power_state_t *state_info)
777{
778 int i;
779
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100780 for (i = (int) PLAT_MAX_PWR_LVL; i >= (int) PSCI_CPU_PWR_LVL; i--) {
781 if (is_local_state_run(state_info->pwr_domain_state[i]) == 0)
782 return (unsigned int) i;
Achin Guptacab78e42014-07-28 00:09:01 +0100783 }
Soby Mathew981487a2015-07-13 14:10:57 +0100784
Soby Mathew011ca182015-07-29 17:05:03 +0100785 return PSCI_INVALID_PWR_LVL;
Achin Guptacab78e42014-07-28 00:09:01 +0100786}
787
788/*******************************************************************************
Andrew F. Davis74e89782019-06-04 10:46:54 -0400789 * This function is passed the highest level in the topology tree that the
790 * operation should be applied to and a list of node indexes. It picks up locks
791 * from the node index list in order of increasing power domain level in the
792 * range specified.
Achin Gupta0959db52013-12-02 17:33:04 +0000793 ******************************************************************************/
Andrew F. Davis74e89782019-06-04 10:46:54 -0400794void psci_acquire_pwr_domain_locks(unsigned int end_pwrlvl,
795 const unsigned int *parent_nodes)
Achin Gupta0959db52013-12-02 17:33:04 +0000796{
Andrew F. Davis74e89782019-06-04 10:46:54 -0400797 unsigned int parent_idx;
Soby Mathew011ca182015-07-29 17:05:03 +0100798 unsigned int level;
Achin Gupta0959db52013-12-02 17:33:04 +0000799
Soby Mathew981487a2015-07-13 14:10:57 +0100800 /* No locking required for level 0. Hence start locking from level 1 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100801 for (level = PSCI_CPU_PWR_LVL + 1U; level <= end_pwrlvl; level++) {
Andrew F. Davis74e89782019-06-04 10:46:54 -0400802 parent_idx = parent_nodes[level - 1U];
Soby Mathew981487a2015-07-13 14:10:57 +0100803 psci_lock_get(&psci_non_cpu_pd_nodes[parent_idx]);
Achin Gupta0959db52013-12-02 17:33:04 +0000804 }
805}
806
807/*******************************************************************************
Andrew F. Davis74e89782019-06-04 10:46:54 -0400808 * This function is passed the highest level in the topology tree that the
809 * operation should be applied to and a list of node indexes. It releases the
810 * locks in order of decreasing power domain level in the range specified.
Achin Gupta0959db52013-12-02 17:33:04 +0000811 ******************************************************************************/
Andrew F. Davis74e89782019-06-04 10:46:54 -0400812void psci_release_pwr_domain_locks(unsigned int end_pwrlvl,
813 const unsigned int *parent_nodes)
Achin Gupta0959db52013-12-02 17:33:04 +0000814{
Andrew F. Davis74e89782019-06-04 10:46:54 -0400815 unsigned int parent_idx;
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100816 unsigned int level;
Achin Gupta0959db52013-12-02 17:33:04 +0000817
Soby Mathew981487a2015-07-13 14:10:57 +0100818 /* Unlock top down. No unlocking required for level 0. */
Zelalem91d80612020-02-12 10:37:03 -0600819 for (level = end_pwrlvl; level >= (PSCI_CPU_PWR_LVL + 1U); level--) {
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100820 parent_idx = parent_nodes[level - 1U];
Soby Mathew981487a2015-07-13 14:10:57 +0100821 psci_lock_release(&psci_non_cpu_pd_nodes[parent_idx]);
Achin Gupta0959db52013-12-02 17:33:04 +0000822 }
823}
824
825/*******************************************************************************
Andrew Thoelke4e126072014-06-04 21:10:52 +0100826 * This function determines the full entrypoint information for the requested
Soby Mathew8595b872015-01-06 15:36:38 +0000827 * PSCI entrypoint on power on/resume and returns it.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100828 ******************************************************************************/
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700829#ifdef __aarch64__
Soby Mathewf1f97a12015-07-15 12:13:26 +0100830static int psci_get_ns_ep_info(entry_point_info_t *ep,
Soby Mathew011ca182015-07-29 17:05:03 +0100831 uintptr_t entrypoint,
832 u_register_t context_id)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100833{
Soby Mathewa0fedc42016-06-16 14:52:04 +0100834 u_register_t ep_attr, sctlr;
Soby Mathew011ca182015-07-29 17:05:03 +0100835 unsigned int daif, ee, mode;
Soby Mathewa0fedc42016-06-16 14:52:04 +0100836 u_register_t ns_scr_el3 = read_scr_el3();
837 u_register_t ns_sctlr_el1 = read_sctlr_el1();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100838
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100839 sctlr = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
840 read_sctlr_el2() : ns_sctlr_el1;
Andrew Thoelke4e126072014-06-04 21:10:52 +0100841 ee = 0;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100842
Andrew Thoelke4e126072014-06-04 21:10:52 +0100843 ep_attr = NON_SECURE | EP_ST_DISABLE;
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100844 if ((sctlr & SCTLR_EE_BIT) != 0U) {
Andrew Thoelke4e126072014-06-04 21:10:52 +0100845 ep_attr |= EP_EE_BIG;
846 ee = 1;
847 }
Soby Mathew8595b872015-01-06 15:36:38 +0000848 SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100849
Soby Mathew8595b872015-01-06 15:36:38 +0000850 ep->pc = entrypoint;
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000851 zeromem(&ep->args, sizeof(ep->args));
Soby Mathew8595b872015-01-06 15:36:38 +0000852 ep->args.arg0 = context_id;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100853
854 /*
855 * Figure out whether the cpu enters the non-secure address space
856 * in aarch32 or aarch64
857 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100858 if ((ns_scr_el3 & SCR_RW_BIT) != 0U) {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100859
860 /*
861 * Check whether a Thumb entry point has been provided for an
862 * aarch64 EL
863 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100864 if ((entrypoint & 0x1UL) != 0UL)
Soby Mathewf1f97a12015-07-15 12:13:26 +0100865 return PSCI_E_INVALID_ADDRESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100866
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100867 mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ? MODE_EL2 : MODE_EL1;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100868
Jimmy Brissoned202072020-08-04 16:18:52 -0500869 ep->spsr = SPSR_64((uint64_t)mode, MODE_SP_ELX,
870 DISABLE_ALL_EXCEPTIONS);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100871 } else {
872
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100873 mode = ((ns_scr_el3 & SCR_HCE_BIT) != 0U) ?
874 MODE32_hyp : MODE32_svc;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100875
876 /*
877 * TODO: Choose async. exception bits if HYP mode is not
878 * implemented according to the values of SCR.{AW, FW} bits
879 */
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100880 daif = DAIF_ABT_BIT | DAIF_IRQ_BIT | DAIF_FIQ_BIT;
881
Jimmy Brissoned202072020-08-04 16:18:52 -0500882 ep->spsr = SPSR_MODE32((uint64_t)mode, entrypoint & 0x1, ee,
883 daif);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100884 }
885
Andrew Thoelke4e126072014-06-04 21:10:52 +0100886 return PSCI_E_SUCCESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100887}
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700888#else /* !__aarch64__ */
889static int psci_get_ns_ep_info(entry_point_info_t *ep,
890 uintptr_t entrypoint,
891 u_register_t context_id)
892{
893 u_register_t ep_attr;
894 unsigned int aif, ee, mode;
895 u_register_t scr = read_scr();
896 u_register_t ns_sctlr, sctlr;
897
898 /* Switch to non secure state */
899 write_scr(scr | SCR_NS_BIT);
900 isb();
901 ns_sctlr = read_sctlr();
902
903 sctlr = scr & SCR_HCE_BIT ? read_hsctlr() : ns_sctlr;
904
905 /* Return to original state */
906 write_scr(scr);
907 isb();
908 ee = 0;
909
910 ep_attr = NON_SECURE | EP_ST_DISABLE;
911 if (sctlr & SCTLR_EE_BIT) {
912 ep_attr |= EP_EE_BIG;
913 ee = 1;
914 }
915 SET_PARAM_HEAD(ep, PARAM_EP, VERSION_1, ep_attr);
916
917 ep->pc = entrypoint;
918 zeromem(&ep->args, sizeof(ep->args));
919 ep->args.arg0 = context_id;
920
921 mode = scr & SCR_HCE_BIT ? MODE32_hyp : MODE32_svc;
922
923 /*
924 * TODO: Choose async. exception bits if HYP mode is not
925 * implemented according to the values of SCR.{AW, FW} bits
926 */
927 aif = SPSR_ABT_BIT | SPSR_IRQ_BIT | SPSR_FIQ_BIT;
928
929 ep->spsr = SPSR_MODE32(mode, entrypoint & 0x1, ee, aif);
930
931 return PSCI_E_SUCCESS;
932}
933
934#endif /* __aarch64__ */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100935
936/*******************************************************************************
Soby Mathewf1f97a12015-07-15 12:13:26 +0100937 * This function validates the entrypoint with the platform layer if the
938 * appropriate pm_ops hook is exported by the platform and returns the
939 * 'entry_point_info'.
940 ******************************************************************************/
941int psci_validate_entry_point(entry_point_info_t *ep,
Soby Mathew011ca182015-07-29 17:05:03 +0100942 uintptr_t entrypoint,
943 u_register_t context_id)
Soby Mathewf1f97a12015-07-15 12:13:26 +0100944{
945 int rc;
946
947 /* Validate the entrypoint using platform psci_ops */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100948 if (psci_plat_pm_ops->validate_ns_entrypoint != NULL) {
Soby Mathewf1f97a12015-07-15 12:13:26 +0100949 rc = psci_plat_pm_ops->validate_ns_entrypoint(entrypoint);
950 if (rc != PSCI_E_SUCCESS)
951 return PSCI_E_INVALID_ADDRESS;
952 }
953
954 /*
955 * Verify and derive the re-entry information for
956 * the non-secure world from the non-secure state from
957 * where this call originated.
958 */
959 rc = psci_get_ns_ep_info(ep, entrypoint, context_id);
960 return rc;
961}
962
963/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +0100964 * Generic handler which is called when a cpu is physically powered on. It
Soby Mathew981487a2015-07-13 14:10:57 +0100965 * traverses the node information and finds the highest power level powered
966 * off and performs generic, architectural, platform setup and state management
967 * to power on that power level and power levels below it.
968 * e.g. For a cpu that's been powered on, it will call the platform specific
969 * code to enable the gic cpu interface and for a cluster it will enable
970 * coherency at the interconnect level in addition to gic cpu interface.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100971 ******************************************************************************/
Soby Mathewd0194872016-04-29 19:01:30 +0100972void psci_warmboot_entrypoint(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100973{
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100974 unsigned int end_pwrlvl;
Deepika Bhavnani79ffab52019-08-27 00:32:24 +0300975 unsigned int cpu_idx = plat_my_core_pos();
Andrew F. Davis74e89782019-06-04 10:46:54 -0400976 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
Soby Mathew981487a2015-07-13 14:10:57 +0100977 psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} };
Achin Gupta4f6ad662013-10-25 09:08:21 +0100978
Boyan Karatotev36cebf92023-03-08 11:56:49 +0000979 /* Init registers that never change for the lifetime of TF-A */
980 cm_manage_extensions_el3();
981
Achin Gupta4f6ad662013-10-25 09:08:21 +0100982 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100983 * Verify that we have been explicitly turned ON or resumed from
984 * suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100985 */
Soby Mathew981487a2015-07-13 14:10:57 +0100986 if (psci_get_aff_info_state() == AFF_STATE_OFF) {
Andrew Walbran8fe72b92020-01-23 16:22:44 +0000987 ERROR("Unexpected affinity info state.\n");
James Morrissey40a6f642014-02-10 14:24:36 +0000988 panic();
Soby Mathew981487a2015-07-13 14:10:57 +0100989 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100990
991 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100992 * Get the maximum power domain level to traverse to after this cpu
993 * has been physically powered up.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100994 */
Soby Mathew981487a2015-07-13 14:10:57 +0100995 end_pwrlvl = get_power_on_target_pwrlvl();
Achin Guptaf6b9e992014-07-31 11:19:11 +0100996
Andrew F. Davis74e89782019-06-04 10:46:54 -0400997 /* Get the parent nodes */
998 psci_get_parent_pwr_domain_nodes(cpu_idx, end_pwrlvl, parent_nodes);
999
Achin Guptaf6b9e992014-07-31 11:19:11 +01001000 /*
Soby Mathew981487a2015-07-13 14:10:57 +01001001 * This function acquires the lock corresponding to each power level so
1002 * that by the time all locks are taken, the system topology is snapshot
1003 * and state management can be done safely.
Achin Guptaf6b9e992014-07-31 11:19:11 +01001004 */
Andrew F. Davis74e89782019-06-04 10:46:54 -04001005 psci_acquire_pwr_domain_locks(end_pwrlvl, parent_nodes);
Achin Guptaf6b9e992014-07-31 11:19:11 +01001006
Soby Mathew8336f682017-10-16 15:19:31 +01001007 psci_get_target_local_pwr_states(end_pwrlvl, &state_info);
1008
Yatharth Kochar241ec6c2016-05-09 18:26:35 +01001009#if ENABLE_PSCI_STAT
dp-arm66abfbe2017-01-31 13:01:04 +00001010 plat_psci_stat_accounting_stop(&state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +01001011#endif
1012
Achin Gupta4f6ad662013-10-25 09:08:21 +01001013 /*
Soby Mathew981487a2015-07-13 14:10:57 +01001014 * This CPU could be resuming from suspend or it could have just been
1015 * turned on. To distinguish between these 2 cases, we examine the
1016 * affinity state of the CPU:
1017 * - If the affinity state is ON_PENDING then it has just been
1018 * turned on.
1019 * - Else it is resuming from suspend.
1020 *
1021 * Depending on the type of warm reset identified, choose the right set
1022 * of power management handler and perform the generic, architecture
1023 * and platform specific handling.
Achin Guptacab78e42014-07-28 00:09:01 +01001024 */
Soby Mathew981487a2015-07-13 14:10:57 +01001025 if (psci_get_aff_info_state() == AFF_STATE_ON_PENDING)
1026 psci_cpu_on_finish(cpu_idx, &state_info);
1027 else
1028 psci_cpu_suspend_finish(cpu_idx, &state_info);
Achin Guptacab78e42014-07-28 00:09:01 +01001029
1030 /*
Boyan Karatotev8ee32142023-05-17 12:20:09 +01001031 * Generic management: Now we just need to retrieve the
1032 * information that we had stashed away during the cpu_on
1033 * call to set this cpu on its way.
1034 */
1035 cm_prepare_el3_exit_ns();
1036
1037 /*
Soby Mathew981487a2015-07-13 14:10:57 +01001038 * Set the requested and target state of this CPU and all the higher
1039 * power domains which are ancestors of this CPU to run.
Achin Guptaf6b9e992014-07-31 11:19:11 +01001040 */
Soby Mathew981487a2015-07-13 14:10:57 +01001041 psci_set_pwr_domains_to_run(end_pwrlvl);
Achin Guptaf6b9e992014-07-31 11:19:11 +01001042
Yatharth Kochar241ec6c2016-05-09 18:26:35 +01001043#if ENABLE_PSCI_STAT
1044 /*
1045 * Update PSCI stats.
1046 * Caches are off when writing stats data on the power down path.
1047 * Since caches are now enabled, it's necessary to do cache
1048 * maintenance before reading that same data.
1049 */
dp-arm66abfbe2017-01-31 13:01:04 +00001050 psci_stats_update_pwr_up(end_pwrlvl, &state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +01001051#endif
1052
Achin Guptaf6b9e992014-07-31 11:19:11 +01001053 /*
Soby Mathew981487a2015-07-13 14:10:57 +01001054 * This loop releases the lock corresponding to each power level
Achin Gupta0959db52013-12-02 17:33:04 +00001055 * in the reverse order to which they were acquired.
1056 */
Andrew F. Davis74e89782019-06-04 10:46:54 -04001057 psci_release_pwr_domain_locks(end_pwrlvl, parent_nodes);
Achin Gupta4f6ad662013-10-25 09:08:21 +01001058}
Jeenu Viswambharan7f366602014-02-20 17:11:00 +00001059
1060/*******************************************************************************
1061 * This function initializes the set of hooks that PSCI invokes as part of power
1062 * management operation. The power management hooks are expected to be provided
1063 * by the SPD, after it finishes all its initialization
1064 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +01001065void psci_register_spd_pm_hook(const spd_pm_ops_t *pm)
Jeenu Viswambharan7f366602014-02-20 17:11:00 +00001066{
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +01001067 assert(pm != NULL);
Jeenu Viswambharan7f366602014-02-20 17:11:00 +00001068 psci_spd_pm = pm;
Soby Mathew6cdddaf2015-01-07 11:10:22 +00001069
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +01001070 if (pm->svc_migrate != NULL)
Soby Mathew6cdddaf2015-01-07 11:10:22 +00001071 psci_caps |= define_psci_cap(PSCI_MIG_AARCH64);
1072
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +01001073 if (pm->svc_migrate_info != NULL)
Soby Mathew6cdddaf2015-01-07 11:10:22 +00001074 psci_caps |= define_psci_cap(PSCI_MIG_INFO_UP_CPU_AARCH64)
1075 | define_psci_cap(PSCI_MIG_INFO_TYPE);
Jeenu Viswambharan7f366602014-02-20 17:11:00 +00001076}
Juan Castillo4dc4a472014-08-12 11:17:06 +01001077
1078/*******************************************************************************
Soby Mathew110fe362014-10-23 10:35:34 +01001079 * This function invokes the migrate info hook in the spd_pm_ops. It performs
1080 * the necessary return value validation. If the Secure Payload is UP and
1081 * migrate capable, it returns the mpidr of the CPU on which the Secure payload
1082 * is resident through the mpidr parameter. Else the value of the parameter on
1083 * return is undefined.
1084 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +01001085int psci_spd_migrate_info(u_register_t *mpidr)
Soby Mathew110fe362014-10-23 10:35:34 +01001086{
1087 int rc;
1088
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +01001089 if ((psci_spd_pm == NULL) || (psci_spd_pm->svc_migrate_info == NULL))
Soby Mathew110fe362014-10-23 10:35:34 +01001090 return PSCI_E_NOT_SUPPORTED;
1091
1092 rc = psci_spd_pm->svc_migrate_info(mpidr);
1093
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +01001094 assert((rc == PSCI_TOS_UP_MIG_CAP) || (rc == PSCI_TOS_NOT_UP_MIG_CAP) ||
1095 (rc == PSCI_TOS_NOT_PRESENT_MP) || (rc == PSCI_E_NOT_SUPPORTED));
Soby Mathew110fe362014-10-23 10:35:34 +01001096
1097 return rc;
1098}
1099
1100
1101/*******************************************************************************
Soby Mathew981487a2015-07-13 14:10:57 +01001102 * This function prints the state of all power domains present in the
Juan Castillo4dc4a472014-08-12 11:17:06 +01001103 * system
1104 ******************************************************************************/
Soby Mathew981487a2015-07-13 14:10:57 +01001105void psci_print_power_domain_map(void)
Juan Castillo4dc4a472014-08-12 11:17:06 +01001106{
1107#if LOG_LEVEL >= LOG_LEVEL_INFO
Pankaj Gupta02c35682019-10-15 15:44:45 +05301108 unsigned int idx;
Soby Mathew981487a2015-07-13 14:10:57 +01001109 plat_local_state_t state;
1110 plat_local_state_type_t state_type;
1111
Juan Castillo4dc4a472014-08-12 11:17:06 +01001112 /* This array maps to the PSCI_STATE_X definitions in psci.h */
Soby Mathew24ab34f2016-05-03 17:11:42 +01001113 static const char * const psci_state_type_str[] = {
Juan Castillo4dc4a472014-08-12 11:17:06 +01001114 "ON",
Soby Mathew981487a2015-07-13 14:10:57 +01001115 "RETENTION",
Juan Castillo4dc4a472014-08-12 11:17:06 +01001116 "OFF",
Juan Castillo4dc4a472014-08-12 11:17:06 +01001117 };
1118
Soby Mathew981487a2015-07-13 14:10:57 +01001119 INFO("PSCI Power Domain Map:\n");
Pankaj Gupta02c35682019-10-15 15:44:45 +05301120 for (idx = 0; idx < (PSCI_NUM_PWR_DOMAINS - psci_plat_core_count);
Soby Mathew981487a2015-07-13 14:10:57 +01001121 idx++) {
1122 state_type = find_local_state_type(
1123 psci_non_cpu_pd_nodes[idx].local_state);
Yann Gautier507e0cd2022-02-14 11:09:23 +01001124 INFO(" Domain Node : Level %u, parent_node %u,"
Soby Mathew981487a2015-07-13 14:10:57 +01001125 " State %s (0x%x)\n",
1126 psci_non_cpu_pd_nodes[idx].level,
1127 psci_non_cpu_pd_nodes[idx].parent_node,
1128 psci_state_type_str[state_type],
1129 psci_non_cpu_pd_nodes[idx].local_state);
1130 }
1131
Pankaj Gupta02c35682019-10-15 15:44:45 +05301132 for (idx = 0; idx < psci_plat_core_count; idx++) {
Soby Mathew981487a2015-07-13 14:10:57 +01001133 state = psci_get_cpu_local_state_by_idx(idx);
1134 state_type = find_local_state_type(state);
Yann Gautier507e0cd2022-02-14 11:09:23 +01001135 INFO(" CPU Node : MPID 0x%llx, parent_node %u,"
Soby Mathew981487a2015-07-13 14:10:57 +01001136 " State %s (0x%x)\n",
Soby Mathewa0fedc42016-06-16 14:52:04 +01001137 (unsigned long long)psci_cpu_pd_nodes[idx].mpidr,
Soby Mathew981487a2015-07-13 14:10:57 +01001138 psci_cpu_pd_nodes[idx].parent_node,
1139 psci_state_type_str[state_type],
1140 psci_get_cpu_local_state_by_idx(idx));
Juan Castillo4dc4a472014-08-12 11:17:06 +01001141 }
1142#endif
1143}
Soby Mathew981487a2015-07-13 14:10:57 +01001144
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +00001145/******************************************************************************
1146 * Return whether any secondaries were powered up with CPU_ON call. A CPU that
1147 * have ever been powered up would have set its MPDIR value to something other
1148 * than PSCI_INVALID_MPIDR. Note that MPDIR isn't reset back to
1149 * PSCI_INVALID_MPIDR when a CPU is powered down later, so the return value is
1150 * meaningful only when called on the primary CPU during early boot.
1151 *****************************************************************************/
1152int psci_secondaries_brought_up(void)
1153{
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +01001154 unsigned int idx, n_valid = 0U;
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +00001155
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +01001156 for (idx = 0U; idx < ARRAY_SIZE(psci_cpu_pd_nodes); idx++) {
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +00001157 if (psci_cpu_pd_nodes[idx].mpidr != PSCI_INVALID_MPIDR)
1158 n_valid++;
1159 }
1160
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +01001161 assert(n_valid > 0U);
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +00001162
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +01001163 return (n_valid > 1U) ? 1 : 0;
Jeenu Viswambharanbc1a9292017-02-16 14:55:15 +00001164}
1165
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +00001166/*******************************************************************************
1167 * Initiate power down sequence, by calling power down operations registered for
1168 * this CPU.
1169 ******************************************************************************/
Pranav Madhuc1e61d02022-07-22 23:11:16 +05301170void psci_pwrdown_cpu(unsigned int power_level)
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +00001171{
Jayanth Dodderi Chidanand165e59f2023-09-14 11:07:02 +01001172 psci_do_manage_extensions();
1173
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +00001174#if HW_ASSISTED_COHERENCY
1175 /*
1176 * With hardware-assisted coherency, the CPU drivers only initiate the
1177 * power down sequence, without performing cache-maintenance operations
Andrew F. Davis564f9542018-08-30 12:08:01 -05001178 * in software. Data caches enabled both before and after this call.
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +00001179 */
1180 prepare_cpu_pwr_dwn(power_level);
1181#else
1182 /*
1183 * Without hardware-assisted coherency, the CPU drivers disable data
Andrew F. Davis564f9542018-08-30 12:08:01 -05001184 * caches, then perform cache-maintenance operations in software.
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +00001185 *
Andrew F. Davis564f9542018-08-30 12:08:01 -05001186 * This also calls prepare_cpu_pwr_dwn() to initiate power down
1187 * sequence, but that function will return with data caches disabled.
1188 * We must ensure that the stack memory is flushed out to memory before
1189 * we start popping from it again.
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +00001190 */
1191 psci_do_pwrdown_cache_maintenance(power_level);
1192#endif
1193}
Sandeep Tripathy12030042020-08-17 20:22:13 +05301194
1195/*******************************************************************************
1196 * This function invokes the callback 'stop_func()' with the 'mpidr' of each
1197 * online PE. Caller can pass suitable method to stop a remote core.
1198 *
1199 * 'wait_ms' is the timeout value in milliseconds for the other cores to
1200 * transition to power down state. Passing '0' makes it non-blocking.
1201 *
1202 * The function returns 'PSCI_E_DENIED' if some cores failed to stop within the
1203 * given timeout.
1204 ******************************************************************************/
1205int psci_stop_other_cores(unsigned int wait_ms,
1206 void (*stop_func)(u_register_t mpidr))
1207{
1208 unsigned int idx, this_cpu_idx;
1209
1210 this_cpu_idx = plat_my_core_pos();
1211
1212 /* Invoke stop_func for each core */
1213 for (idx = 0U; idx < psci_plat_core_count; idx++) {
1214 /* skip current CPU */
1215 if (idx == this_cpu_idx) {
1216 continue;
1217 }
1218
1219 /* Check if the CPU is ON */
1220 if (psci_get_aff_info_state_by_idx(idx) == AFF_STATE_ON) {
1221 (*stop_func)(psci_cpu_pd_nodes[idx].mpidr);
1222 }
1223 }
1224
1225 /* Need to wait for other cores to shutdown */
1226 if (wait_ms != 0U) {
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001227 while ((wait_ms-- != 0U) && (!psci_is_last_on_cpu())) {
Sandeep Tripathy12030042020-08-17 20:22:13 +05301228 mdelay(1U);
1229 }
1230
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001231 if (!psci_is_last_on_cpu()) {
Sandeep Tripathy12030042020-08-17 20:22:13 +05301232 WARN("Failed to stop all cores!\n");
1233 psci_print_power_domain_map();
1234 return PSCI_E_DENIED;
1235 }
1236 }
1237
1238 return PSCI_E_SUCCESS;
1239}
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001240
1241/*******************************************************************************
1242 * This function verifies that all the other cores in the system have been
1243 * turned OFF and the current CPU is the last running CPU in the system.
1244 * Returns true if the current CPU is the last ON CPU or false otherwise.
1245 *
1246 * This API has following differences with psci_is_last_on_cpu
1247 * 1. PSCI states are locked
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001248 ******************************************************************************/
1249bool psci_is_last_on_cpu_safe(void)
1250{
1251 unsigned int this_core = plat_my_core_pos();
1252 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001253
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001254 psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001255
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001256 psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001257
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001258 if (!psci_is_last_on_cpu()) {
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001259 psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001260 return false;
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001261 }
1262
Jayanth Dodderi Chidanand70763502022-08-22 23:46:10 +01001263 psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1264
Lucian Paul-Trifu5e685352022-03-02 21:28:24 +00001265 return true;
1266}
Wing Li71f69df2022-09-14 13:18:15 -07001267
1268/*******************************************************************************
1269 * This function verifies that all cores in the system have been turned ON.
1270 * Returns true, if all CPUs are ON or false otherwise.
1271 *
1272 * This API has following differences with psci_are_all_cpus_on
1273 * 1. PSCI states are locked
1274 ******************************************************************************/
1275bool psci_are_all_cpus_on_safe(void)
1276{
1277 unsigned int this_core = plat_my_core_pos();
1278 unsigned int parent_nodes[PLAT_MAX_PWR_LVL] = {0};
1279
1280 psci_get_parent_pwr_domain_nodes(this_core, PLAT_MAX_PWR_LVL, parent_nodes);
1281
1282 psci_acquire_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1283
1284 if (!psci_are_all_cpus_on()) {
1285 psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1286 return false;
1287 }
1288
1289 psci_release_pwr_domain_locks(PLAT_MAX_PWR_LVL, parent_nodes);
1290
1291 return true;
1292}
Jayanth Dodderi Chidanand165e59f2023-09-14 11:07:02 +01001293
1294/*******************************************************************************
1295 * This function performs architectural feature specific management.
1296 * It ensures the architectural features are disabled during cpu
1297 * power off/suspend operations.
1298 ******************************************************************************/
1299void psci_do_manage_extensions(void)
1300{
Jayanth Dodderi Chidanand18d93792023-07-18 14:48:09 +01001301 /*
1302 * On power down we need to disable statistical profiling extensions
1303 * before exiting coherency.
1304 */
1305 if (is_feat_spe_supported()) {
1306 spe_disable();
1307 }
Jayanth Dodderi Chidanand165e59f2023-09-14 11:07:02 +01001308
1309}