blob: 8a752c1a15a223857e174e8a1dc9555015cf16b3 [file] [log] [blame]
Soby Mathew991d42c2015-06-29 16:30:12 +01001/*
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +01002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Soby Mathew991d42c2015-06-29 16:30:12 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathew991d42c2015-06-29 16:30:12 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8#include <stddef.h>
9
Soby Mathew991d42c2015-06-29 16:30:12 +010010#include <arch.h>
11#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <common/bl_common.h>
13#include <common/debug.h>
Soby Mathew991d42c2015-06-29 16:30:12 +010014#include <context.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/el3_runtime/context_mgmt.h>
16#include <lib/el3_runtime/cpu_data.h>
17#include <lib/el3_runtime/pubsub_events.h>
18#include <lib/pmf/pmf.h>
19#include <lib/runtime_instr.h>
20#include <plat/common/platform.h>
21
Soby Mathew991d42c2015-06-29 16:30:12 +010022#include "psci_private.h"
23
Soby Mathew991d42c2015-06-29 16:30:12 +010024/*******************************************************************************
Soby Mathew85dbf5a2015-04-07 12:16:56 +010025 * This function does generic and platform specific operations after a wake-up
26 * from standby/retention states at multiple power levels.
Soby Mathew991d42c2015-06-29 16:30:12 +010027 ******************************************************************************/
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +010028static void psci_suspend_to_standby_finisher(int cpu_idx,
Soby Mathew85dbf5a2015-04-07 12:16:56 +010029 unsigned int end_pwrlvl)
Soby Mathew991d42c2015-06-29 16:30:12 +010030{
Achin Gupta9b2bf252016-06-28 16:46:15 +010031 psci_power_state_t state_info;
32
Soby Mathew85dbf5a2015-04-07 12:16:56 +010033 psci_acquire_pwr_domain_locks(end_pwrlvl,
34 cpu_idx);
Soby Mathew991d42c2015-06-29 16:30:12 +010035
Soby Mathew85dbf5a2015-04-07 12:16:56 +010036 /*
Achin Gupta9b2bf252016-06-28 16:46:15 +010037 * Find out which retention states this CPU has exited from until the
38 * 'end_pwrlvl'. The exit retention state could be deeper than the entry
39 * state as a result of state coordination amongst other CPUs post wfi.
40 */
41 psci_get_target_local_pwr_states(end_pwrlvl, &state_info);
42
Soby Mathew8336f682017-10-16 15:19:31 +010043#if ENABLE_PSCI_STAT
44 plat_psci_stat_accounting_stop(&state_info);
45 psci_stats_update_pwr_up(end_pwrlvl, &state_info);
46#endif
47
Achin Gupta9b2bf252016-06-28 16:46:15 +010048 /*
Soby Mathew85dbf5a2015-04-07 12:16:56 +010049 * Plat. management: Allow the platform to do operations
50 * on waking up from retention.
51 */
Achin Gupta9b2bf252016-06-28 16:46:15 +010052 psci_plat_pm_ops->pwr_domain_suspend_finish(&state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +010053
Soby Mathew85dbf5a2015-04-07 12:16:56 +010054 /*
55 * Set the requested and target state of this CPU and all the higher
56 * power domain levels for this CPU to run.
57 */
58 psci_set_pwr_domains_to_run(end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010059
Soby Mathew85dbf5a2015-04-07 12:16:56 +010060 psci_release_pwr_domain_locks(end_pwrlvl,
61 cpu_idx);
Soby Mathew991d42c2015-06-29 16:30:12 +010062}
63
64/*******************************************************************************
Soby Mathew85dbf5a2015-04-07 12:16:56 +010065 * This function does generic and platform specific suspend to power down
66 * operations.
Soby Mathew991d42c2015-06-29 16:30:12 +010067 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +010068static void psci_suspend_to_pwrdown_start(unsigned int end_pwrlvl,
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +010069 const entry_point_info_t *ep,
70 const psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +010071{
Achin Gupta9a0ff9b2015-09-07 20:43:27 +010072 unsigned int max_off_lvl = psci_find_max_off_lvl(state_info);
73
Dimitris Papastamosd1a18412017-11-28 15:16:00 +000074 PUBLISH_EVENT(psci_suspend_pwrdown_start);
75
Soby Mathew85dbf5a2015-04-07 12:16:56 +010076 /* Save PSCI target power level for the suspend finisher handler */
77 psci_set_suspend_pwrlvl(end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010078
Soby Mathew85dbf5a2015-04-07 12:16:56 +010079 /*
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000080 * Flush the target power level as it might be accessed on power up with
Soby Mathew85dbf5a2015-04-07 12:16:56 +010081 * Data cache disabled.
82 */
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000083 psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010084
Soby Mathew85dbf5a2015-04-07 12:16:56 +010085 /*
86 * Call the cpu suspend handler registered by the Secure Payload
87 * Dispatcher to let it do any book-keeping. If the handler encounters an
88 * error, it's expected to assert within
89 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +010090 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend != NULL))
Achin Gupta9a0ff9b2015-09-07 20:43:27 +010091 psci_spd_pm->svc_suspend(max_off_lvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010092
Varun Wadekarae87f4b2017-07-10 16:02:05 -070093#if !HW_ASSISTED_COHERENCY
94 /*
95 * Plat. management: Allow the platform to perform any early
96 * actions required to power down the CPU. This might be useful for
97 * HW_ASSISTED_COHERENCY = 0 platforms that can safely perform these
98 * actions with data caches enabled.
99 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100100 if (psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early != NULL)
Varun Wadekarae87f4b2017-07-10 16:02:05 -0700101 psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early(state_info);
102#endif
103
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100104 /*
105 * Store the re-entry information for the non-secure world.
106 */
107 cm_init_my_context(ep);
Soby Mathew991d42c2015-06-29 16:30:12 +0100108
dp-arm2d92de62016-11-15 13:25:30 +0000109#if ENABLE_RUNTIME_INSTRUMENTATION
110
111 /*
112 * Flush cache line so that even if CPU power down happens
113 * the timestamp update is reflected in memory.
114 */
115 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
116 RT_INSTR_ENTER_CFLUSH,
117 PMF_CACHE_MAINT);
118#endif
119
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100120 /*
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000121 * Arch. management. Initiate power down sequence.
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100122 * TODO : Introduce a mechanism to query the cache level to flush
123 * and the cpu-ops power down to perform from the platform.
124 */
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000125 psci_do_pwrdown_sequence(max_off_lvl);
dp-arm2d92de62016-11-15 13:25:30 +0000126
127#if ENABLE_RUNTIME_INSTRUMENTATION
128 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
129 RT_INSTR_EXIT_CFLUSH,
130 PMF_NO_CACHE_MAINT);
131#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100132}
133
134/*******************************************************************************
Soby Mathew991d42c2015-06-29 16:30:12 +0100135 * Top level handler which is called when a cpu wants to suspend its execution.
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100136 * It is assumed that along with suspending the cpu power domain, power domains
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100137 * at higher levels until the target power level will be suspended as well. It
138 * coordinates with the platform to negotiate the target state for each of
139 * the power domain level till the target power domain level. It then performs
140 * generic, architectural, platform setup and state management required to
141 * suspend that power domain level and power domain levels below it.
142 * e.g. For a cpu that's to be suspended, it could mean programming the
143 * power controller whereas for a cluster that's to be suspended, it will call
144 * the platform specific code which will disable coherency at the interconnect
145 * level if the cpu is the last in the cluster and also the program the power
146 * controller.
Soby Mathew991d42c2015-06-29 16:30:12 +0100147 *
148 * All the required parameter checks are performed at the beginning and after
Soby Mathew6b8b3022015-06-30 11:00:24 +0100149 * the state transition has been done, no further error is expected and it is
150 * not possible to undo any of the actions taken beyond that point.
Soby Mathew991d42c2015-06-29 16:30:12 +0100151 ******************************************************************************/
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100152void psci_cpu_suspend_start(const entry_point_info_t *ep,
Soby Mathew011ca182015-07-29 17:05:03 +0100153 unsigned int end_pwrlvl,
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100154 psci_power_state_t *state_info,
155 unsigned int is_power_down_state)
Soby Mathew991d42c2015-06-29 16:30:12 +0100156{
157 int skip_wfi = 0;
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100158 int idx = (int) plat_my_core_pos();
Soby Mathew991d42c2015-06-29 16:30:12 +0100159
160 /*
161 * This function must only be called on platforms where the
162 * CPU_SUSPEND platform hooks have been implemented.
163 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100164 assert((psci_plat_pm_ops->pwr_domain_suspend != NULL) &&
165 (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL));
Soby Mathew991d42c2015-06-29 16:30:12 +0100166
167 /*
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100168 * This function acquires the lock corresponding to each power
Soby Mathew991d42c2015-06-29 16:30:12 +0100169 * level so that by the time all locks are taken, the system topology
170 * is snapshot and state management can be done safely.
171 */
Soby Mathew9d754f62015-04-08 17:42:06 +0100172 psci_acquire_pwr_domain_locks(end_pwrlvl,
173 idx);
Soby Mathew991d42c2015-06-29 16:30:12 +0100174
175 /*
176 * We check if there are any pending interrupts after the delay
177 * introduced by lock contention to increase the chances of early
178 * detection that a wake-up interrupt has fired.
179 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100180 if (read_isr_el1() != 0U) {
Soby Mathew991d42c2015-06-29 16:30:12 +0100181 skip_wfi = 1;
182 goto exit;
183 }
184
185 /*
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100186 * This function is passed the requested state info and
187 * it returns the negotiated state info for each power level upto
188 * the end level specified.
Soby Mathew991d42c2015-06-29 16:30:12 +0100189 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100190 psci_do_state_coordination(end_pwrlvl, state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100191
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100192#if ENABLE_PSCI_STAT
193 /* Update the last cpu for each level till end_pwrlvl */
194 psci_stats_update_pwr_down(end_pwrlvl, state_info);
195#endif
196
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100197 if (is_power_down_state != 0U)
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100198 psci_suspend_to_pwrdown_start(end_pwrlvl, ep, state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100199
Soby Mathew6b8b3022015-06-30 11:00:24 +0100200 /*
201 * Plat. management: Allow the platform to perform the
202 * necessary actions to turn off this cpu e.g. set the
203 * platform defined mailbox with the psci entrypoint,
204 * program the power controller etc.
205 */
Sandrine Bailleux574d6852015-06-11 10:46:48 +0100206 psci_plat_pm_ops->pwr_domain_suspend(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100207
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100208#if ENABLE_PSCI_STAT
dp-arm66abfbe2017-01-31 13:01:04 +0000209 plat_psci_stat_accounting_start(state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100210#endif
211
Soby Mathew991d42c2015-06-29 16:30:12 +0100212exit:
213 /*
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100214 * Release the locks corresponding to each power level in the
Soby Mathew991d42c2015-06-29 16:30:12 +0100215 * reverse order to which they were acquired.
216 */
Soby Mathew9d754f62015-04-08 17:42:06 +0100217 psci_release_pwr_domain_locks(end_pwrlvl,
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100218 idx);
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100219 if (skip_wfi == 1)
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100220 return;
221
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100222 if (is_power_down_state != 0U) {
dp-arm3cac7862016-09-19 11:18:44 +0100223#if ENABLE_RUNTIME_INSTRUMENTATION
224
225 /*
226 * Update the timestamp with cache off. We assume this
227 * timestamp can only be read from the current CPU and the
228 * timestamp cache line will be flushed before return to
229 * normal world on wakeup.
230 */
231 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
232 RT_INSTR_ENTER_HW_LOW_PWR,
233 PMF_NO_CACHE_MAINT);
234#endif
235
Soby Mathew6a816412016-04-27 14:46:28 +0100236 /* The function calls below must not return */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100237 if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi != NULL)
Soby Mathew6a816412016-04-27 14:46:28 +0100238 psci_plat_pm_ops->pwr_domain_pwr_down_wfi(state_info);
239 else
240 psci_power_down_wfi();
241 }
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100242
dp-arm3cac7862016-09-19 11:18:44 +0100243#if ENABLE_RUNTIME_INSTRUMENTATION
244 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
245 RT_INSTR_ENTER_HW_LOW_PWR,
246 PMF_NO_CACHE_MAINT);
247#endif
248
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100249 /*
250 * We will reach here if only retention/standby states have been
251 * requested at multiple power levels. This means that the cpu
252 * context will be preserved.
253 */
254 wfi();
255
dp-arm3cac7862016-09-19 11:18:44 +0100256#if ENABLE_RUNTIME_INSTRUMENTATION
257 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
258 RT_INSTR_EXIT_HW_LOW_PWR,
259 PMF_NO_CACHE_MAINT);
260#endif
261
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100262 /*
263 * After we wake up from context retaining suspend, call the
264 * context retaining suspend finisher.
265 */
Achin Gupta9b2bf252016-06-28 16:46:15 +0100266 psci_suspend_to_standby_finisher(idx, end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +0100267}
268
269/*******************************************************************************
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100270 * The following functions finish an earlier suspend request. They
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100271 * are called by the common finisher routine in psci_common.c. The `state_info`
272 * is the psci_power_state from which this CPU has woken up from.
Soby Mathew991d42c2015-06-29 16:30:12 +0100273 ******************************************************************************/
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100274void psci_cpu_suspend_finish(int cpu_idx, const psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +0100275{
Antonio Nino Diaz391a76e2016-05-18 16:53:31 +0100276 unsigned int counter_freq;
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100277 unsigned int max_off_lvl;
Soby Mathew991d42c2015-06-29 16:30:12 +0100278
Soby Mathew991d42c2015-06-29 16:30:12 +0100279 /* Ensure we have been woken up from a suspended state */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100280 assert((psci_get_aff_info_state() == AFF_STATE_ON) &&
281 (is_local_state_off(
282 state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]) != 0));
Soby Mathew991d42c2015-06-29 16:30:12 +0100283
284 /*
285 * Plat. management: Perform the platform specific actions
286 * before we change the state of the cpu e.g. enabling the
287 * gic or zeroing the mailbox register. If anything goes
288 * wrong then assert as there is no way to recover from this
289 * situation.
290 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100291 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100292
Soby Mathew043fe9c2017-04-10 22:35:42 +0100293#if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000294 /* Arch. management: Enable the data cache, stack memory maintenance. */
Soby Mathew991d42c2015-06-29 16:30:12 +0100295 psci_do_pwrup_cache_maintenance();
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000296#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100297
298 /* Re-init the cntfrq_el0 register */
Antonio Nino Diaz391a76e2016-05-18 16:53:31 +0100299 counter_freq = plat_get_syscnt_freq2();
Soby Mathew991d42c2015-06-29 16:30:12 +0100300 write_cntfrq_el0(counter_freq);
301
302 /*
303 * Call the cpu suspend finish handler registered by the Secure Payload
304 * Dispatcher to let it do any bookeeping. If the handler encounters an
305 * error, it's expected to assert within
306 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100307 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend_finish != NULL)) {
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100308 max_off_lvl = psci_find_max_off_lvl(state_info);
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100309 assert(max_off_lvl != PSCI_INVALID_PWR_LVL);
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100310 psci_spd_pm->svc_suspend_finish(max_off_lvl);
Soby Mathew991d42c2015-06-29 16:30:12 +0100311 }
312
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100313 /* Invalidate the suspend level for the cpu */
Soby Mathew011ca182015-07-29 17:05:03 +0100314 psci_set_suspend_pwrlvl(PSCI_INVALID_PWR_LVL);
Soby Mathew991d42c2015-06-29 16:30:12 +0100315
Dimitris Papastamosd1a18412017-11-28 15:16:00 +0000316 PUBLISH_EVENT(psci_suspend_pwrdown_finish);
317
Soby Mathew991d42c2015-06-29 16:30:12 +0100318 /*
319 * Generic management: Now we just need to retrieve the
320 * information that we had stashed away during the suspend
321 * call to set this cpu on its way.
322 */
323 cm_prepare_el3_exit(NON_SECURE);
Soby Mathew991d42c2015-06-29 16:30:12 +0100324}