blob: 2715f260117bc210b9865e59979806b64ecbb6b3 [file] [log] [blame]
Paul Beesley97743022019-07-12 11:37:07 +01001TF-A Build Instructions for Marvell Platforms
2=============================================
3
4This section describes how to compile the Trusted Firmware-A (TF-A) project for Marvell's platforms.
5
6Build Instructions
7------------------
8(1) Set the cross compiler
9
10 .. code:: shell
11
Mark Dykesef3a4562020-01-08 20:37:18 +000012 > export CROSS_COMPILE=/path/to/toolchain/aarch64-linux-gnu-
Paul Beesley97743022019-07-12 11:37:07 +010013
14(2) Set path for FIP images:
15
16Set U-Boot image path (relatively to TF-A root or absolute path)
17
18 .. code:: shell
19
20 > export BL33=path/to/u-boot.bin
21
22For example: if U-Boot project (and its images) is located at ``~/project/u-boot``,
23BL33 should be ``~/project/u-boot/u-boot.bin``
24
25 .. note::
26
27 *u-boot.bin* should be used and not *u-boot-spl.bin*
28
Konstantin Porotchkinefcc41e2019-02-19 10:40:33 +020029Set MSS/SCP image path (mandatory only for A7K/8K/CN913x)
Paul Beesley97743022019-07-12 11:37:07 +010030
31 .. code:: shell
32
33 > export SCP_BL2=path/to/mrvl_scp_bl2*.img
34
35(3) Armada-37x0 build requires WTP tools installation.
36
37See below in the section "Tools and external components installation".
38Install ARM 32-bit cross compiler, which is required for building WTMI image for CM3
39
40 .. code:: shell
41
42 > sudo apt-get install gcc-arm-linux-gnueabi
43
44(4) Clean previous build residuals (if any)
45
46 .. code:: shell
47
48 > make distclean
49
50(5) Build TF-A
51
52There are several build options:
53
Pali Rohár179b6732021-02-01 12:22:37 +010054- PLAT
55
56 Supported Marvell platforms are:
57
58 - a3700 - A3720 DB, EspressoBin and Turris MOX
59 - a70x0
60 - a70x0_amc - AMC board
61 - a80x0
62 - a80x0_mcbin - MacchiatoBin
63 - a80x0_puzzle - IEI Puzzle-M801
64 - t9130 - CN913x
65
Paul Beesley97743022019-07-12 11:37:07 +010066- DEBUG
67
68 Default is without debug information (=0). in order to enable it use ``DEBUG=1``.
69 Must be disabled when building UART recovery images due to current console driver
70 implementation that is not compatible with Xmodem protocol used for boot image download.
71
72- LOG_LEVEL
73
74 Defines the level of logging which will be purged to the default output port.
75
Pali Rohár8dc46a02020-10-29 17:44:27 +010076 - 0 - LOG_LEVEL_NONE
77 - 10 - LOG_LEVEL_ERROR
78 - 20 - LOG_LEVEL_NOTICE (default for DEBUG=0)
79 - 30 - LOG_LEVEL_WARNING
80 - 40 - LOG_LEVEL_INFO (default for DEBUG=1)
81 - 50 - LOG_LEVEL_VERBOSE
Paul Beesley97743022019-07-12 11:37:07 +010082
83- USE_COHERENT_MEM
84
85 This flag determines whether to include the coherent memory region in the
Pali Rohár8dc46a02020-10-29 17:44:27 +010086 BL memory map or not. Enabled by default.
Paul Beesley97743022019-07-12 11:37:07 +010087
88- LLC_ENABLE
89
90 Flag defining the LLC (L3) cache state. The cache is enabled by default (``LLC_ENABLE=1``).
91
Konstantin Porotchkin2ef36a32019-03-31 16:58:11 +030092- LLC_SRAM
93
Konstantin Porotchkin28503262019-04-15 16:32:59 +030094 Flag enabling the LLC (L3) cache SRAM support. The LLC SRAM is activated and used
95 by Trusted OS (OP-TEE OS, BL32). The TF-A only prepares CCU address translation windows
96 for SRAM address range at BL31 execution stage with window target set to DRAM-0.
97 When Trusted OS activates LLC SRAM, the CCU window target is changed to SRAM.
98 There is no reason to enable this feature if OP-TEE OS built with CFG_WITH_PAGER=n.
99 Only set LLC_SRAM=1 if OP-TEE OS is built with CFG_WITH_PAGER=y.
Konstantin Porotchkin2ef36a32019-03-31 16:58:11 +0300100
Marek Behún19d85782021-01-05 14:01:05 +0100101- CM3_SYSTEM_RESET
102
103 For Armada37x0 only, when ``CM3_SYSTEM_RESET=1``, the Cortex-M3 secure coprocessor will
104 be used for system reset.
105 TF-A will send command 0x0009 with a magic value via the rWTM mailbox interface to the
106 Cortex-M3 secure coprocessor.
107 The firmware running in the coprocessor must either implement this functionality or
108 ignore the 0x0009 command (which is true for the firmware from A3700-utils-marvell
109 repository). If this option is enabled but the firmware does not support this command,
110 an error message will be printed prior trying to reboot via the usual way.
111
112 This option is needed on Turris MOX as a workaround to a HW bug which causes reset to
113 sometime hang the board.
114
Paul Beesley97743022019-07-12 11:37:07 +0100115- MARVELL_SECURE_BOOT
116
117 Build trusted(=1)/non trusted(=0) image, default is non trusted.
118
119- BLE_PATH
120
Konstantin Porotchkinefcc41e2019-02-19 10:40:33 +0200121 Points to BLE (Binary ROM extension) sources folder.
122 Only required for A7K/8K/CN913x builds.
Grzegorz Jaszczyk3039bce2019-11-05 13:14:59 +0100123 The parameter is optional, its default value is ``plat/marvell/armada/a8k/common/ble``.
Paul Beesley97743022019-07-12 11:37:07 +0100124
125- MV_DDR_PATH
126
Konstantin Porotchkinefcc41e2019-02-19 10:40:33 +0200127 For A7K/8K/CN913x, use this parameter to point to mv_ddr driver sources to allow BLE build. For A37x0,
Paul Beesley97743022019-07-12 11:37:07 +0100128 it is used for ddr_tool build.
129
130 Usage example: MV_DDR_PATH=path/to/mv_ddr
131
Konstantin Porotchkinefcc41e2019-02-19 10:40:33 +0200132 The parameter is optional for A7K/8K/CN913x, when this parameter is not set, the mv_ddr
Paul Beesley97743022019-07-12 11:37:07 +0100133 sources are expected to be located at: drivers/marvell/mv_ddr. However, the parameter
134 is necessary for A37x0.
135
136 For the mv_ddr source location, check the section "Tools and external components installation"
137
Konstantin Porotchkinefcc41e2019-02-19 10:40:33 +0200138- CP_NUM
139
140 Total amount of CPs (South Bridge) connected to AP. When the parameter is omitted,
141 the build uses the default number of CPs, which is a number of embedded CPs inside the
142 package: 1 or 2 depending on the SoC used. The parameter is valid for OcteonTX2 CN913x SoC
143 family (PLAT=t9130), which can have external CPs connected to the MCI ports. Valid
144 values with CP_NUM are in a range of 1 to 3.
145
Paul Beesley97743022019-07-12 11:37:07 +0100146- DDR_TOPOLOGY
147
148 For Armada37x0 only, the DDR topology map index/name, default is 0.
149
150 Supported Options:
Pali Rohár38686c22021-02-01 12:23:31 +0100151 - 0 - DDR3 1CS 512MB (DB-88F3720-DDR3-Modular, EspressoBin V3-V5)
152 - 1 - DDR4 1CS 512MB (DB-88F3720-DDR4-Modular)
153 - 2 - DDR3 2CS 1GB (EspressoBin V3-V5)
154 - 3 - DDR4 2CS 4GB (DB-88F3720-DDR4-Modular)
155 - 4 - DDR3 1CS 1GB (DB-88F3720-DDR3-Modular, EspressoBin V3-V5)
156 - 5 - DDR4 1CS 1GB (EspressoBin V7, EspressoBin-Ultra)
157 - 6 - DDR4 2CS 2GB (EspressoBin V7)
158 - 7 - DDR3 2CS 2GB (EspressoBin V3-V5)
159 - CUST - CUSTOMER BOARD (Customer board settings)
Paul Beesley97743022019-07-12 11:37:07 +0100160
161- CLOCKSPRESET
162
163 For Armada37x0 only, the clock tree configuration preset including CPU and DDR frequency,
164 default is CPU_800_DDR_800.
165
Pali Rohár8dc46a02020-10-29 17:44:27 +0100166 - CPU_600_DDR_600 - CPU at 600 MHz, DDR at 600 MHz
167 - CPU_800_DDR_800 - CPU at 800 MHz, DDR at 800 MHz
168 - CPU_1000_DDR_800 - CPU at 1000 MHz, DDR at 800 MHz
169 - CPU_1200_DDR_750 - CPU at 1200 MHz, DDR at 750 MHz
Paul Beesley97743022019-07-12 11:37:07 +0100170
171- BOOTDEV
172
173 For Armada37x0 only, the flash boot device, default is ``SPINOR``.
174
175 Currently, Armada37x0 only supports ``SPINOR``, ``SPINAND``, ``EMMCNORM`` and ``SATA``:
176
177 - SPINOR - SPI NOR flash boot
178 - SPINAND - SPI NAND flash boot
179 - EMMCNORM - eMMC Download Mode
180
181 Download boot loader or program code from eMMC flash into CM3 or CA53
182 Requires full initialization and command sequence
183
184 - SATA - SATA device boot
185
186- PARTNUM
187
188 For Armada37x0 only, the boot partition number, default is 0.
189
190 To boot from eMMC, the value should be aligned with the parameter in
191 U-Boot with name of ``CONFIG_SYS_MMC_ENV_PART``, whose value by default is
192 1. For details about CONFIG_SYS_MMC_ENV_PART, please refer to the U-Boot
193 build instructions.
194
195- WTMI_IMG
196
197 For Armada37x0 only, the path of the WTMI image can point to an image which
198 does nothing, an image which supports EFUSE or a customized CM3 firmware
199 binary. The default image is wtmi.bin that built from sources in WTP
200 folder, which is the next option. If the default image is OK, then this
201 option should be skipped.
202
203- WTP
204
Pali Rohár8dc46a02020-10-29 17:44:27 +0100205 For Armada37x0 only, use this parameter to point to wtptools source code
206 directory, which can be found as a3700_utils.zip in the release. Usage
207 example: ``WTP=/path/to/a3700_utils``
Paul Beesley97743022019-07-12 11:37:07 +0100208
Pali Rohár8dc46a02020-10-29 17:44:27 +0100209- CRYPTOPP_PATH
Paul Beesley97743022019-07-12 11:37:07 +0100210
Pali Rohár8dc46a02020-10-29 17:44:27 +0100211 For Armada37x0 only, use this parameter tp point to Crypto++ source code
212 directory, which is required for building WTP image tool.
Paul Beesley97743022019-07-12 11:37:07 +0100213
Paul Beesley97743022019-07-12 11:37:07 +0100214
Pali Rohár8dc46a02020-10-29 17:44:27 +0100215For example, in order to build the image in debug mode with log level up to 'notice' level run
Paul Beesley97743022019-07-12 11:37:07 +0100216
Pali Rohár8dc46a02020-10-29 17:44:27 +0100217.. code:: shell
218
219 > make DEBUG=1 USE_COHERENT_MEM=0 LOG_LEVEL=20 PLAT=<MARVELL_PLATFORM> mrvl_flash
Paul Beesley97743022019-07-12 11:37:07 +0100220
Pali Rohár8dc46a02020-10-29 17:44:27 +0100221And if we want to build a Armada37x0 image in debug mode with log level up to 'notice' level,
222the image has the preset CPU at 1000 MHz, preset DDR3 at 800 MHz, the DDR topology of DDR4 2CS,
223the image boot from SPI NOR flash partition 0, and the image is non trusted in WTP, the command
224line is as following
Paul Beesley97743022019-07-12 11:37:07 +0100225
Pali Rohár8dc46a02020-10-29 17:44:27 +0100226.. code:: shell
227
228 > make DEBUG=1 USE_COHERENT_MEM=0 LOG_LEVEL=20 CLOCKSPRESET=CPU_1000_DDR_800 \
229 MARVELL_SECURE_BOOT=0 DDR_TOPOLOGY=3 BOOTDEV=SPINOR PARTNUM=0 PLAT=a3700 \
230 MV_DDR_PATH=/path/to/mv-ddr-marvell/ WTP=/path/to/A3700-utils-marvell/ \
231 CRYPTOPP_PATH=/path/to/cryptopp/ BL33=/path/to/u-boot.bin \
232 all fip mrvl_bootimage mrvl_flash
233
234To build just TF-A without WTMI image (useful for A3720 Turris MOX board), run following command:
235
236.. code:: shell
237
Marek Behún19d85782021-01-05 14:01:05 +0100238 > make USE_COHERENT_MEM=0 PLAT=a3700 CM3_SYSTEM_RESET=1 BL33=/path/to/u-boot.bin \
239 CROSS_COMPILE=aarch64-linux-gnu- mrvl_bootimage
Pali Rohár8dc46a02020-10-29 17:44:27 +0100240
Luka Kovaciceb498352021-01-14 14:25:15 +0100241You can build TF-A for the Globalscale ESPRESSObin-Ultra board (DDR4, 1 GB) by running the following command:
242
243.. code:: shell
244
245 > make DEBUG=1 USE_COHERENT_MEM=0 LOG_LEVEL=20 CLOCKSPRESET=CPU_1200_DDR_750 \
246 MARVELL_SECURE_BOOT=0 DDR_TOPOLOGY=5 BOOTDEV=SPINOR PARTNUM=0 PLAT=a3700 \
247 MV_DDR_PATH=/path/to/mv-ddr-marvell/ WTP=/path/to/A3700-utils-marvell/ \
248 CRYPTOPP_PATH=/path/to/cryptopp/ BL33=/path/to/u-boot.bin \
249 all fip mrvl_bootimage mrvl_flash
250
Paul Beesley97743022019-07-12 11:37:07 +0100251Special Build Flags
252--------------------
253
254- PLAT_RECOVERY_IMAGE_ENABLE
255 When set this option to enable secondary recovery function when build atf.
256 In order to build UART recovery image this operation should be disabled for
Konstantin Porotchkinefcc41e2019-02-19 10:40:33 +0200257 A7K/8K/CN913x because of hardware limitation (boot from secondary image
Paul Beesley97743022019-07-12 11:37:07 +0100258 can interrupt UART recovery process). This MACRO definition is set in
Grzegorz Jaszczyk3039bce2019-11-05 13:14:59 +0100259 ``plat/marvell/armada/a8k/common/include/platform_def.h`` file.
Paul Beesley97743022019-07-12 11:37:07 +0100260
Alex Leiboviched2fb472019-02-25 12:24:29 +0200261- DDR32
262 In order to work in 32bit DDR, instead of the default 64bit ECC DDR,
263 this flag should be set to 1.
264
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100265For more information about build options, please refer to the
266:ref:`Build Options` document.
Paul Beesley97743022019-07-12 11:37:07 +0100267
268
269Build output
270------------
Pali Rohár8dc46a02020-10-29 17:44:27 +0100271Marvell's TF-A compilation generates 8 files:
Paul Beesley97743022019-07-12 11:37:07 +0100272
273 - ble.bin - BLe image
274 - bl1.bin - BL1 image
275 - bl2.bin - BL2 image
276 - bl31.bin - BL31 image
277 - fip.bin - FIP image (contains BL2, BL31 & BL33 (U-Boot) images)
278 - boot-image.bin - TF-A image (contains BL1 and FIP images)
279 - flash-image.bin - Image which contains boot-image.bin and SPL image.
280 Should be placed on the boot flash/device.
Pali Rohár8dc46a02020-10-29 17:44:27 +0100281 - uart-images.tgz.bin - GZIPed TAR archive which contains Armada37x0 images
282 for booting via UART. Could be loaded via Marvell's WtpDownload tool from
283 A3700-utils-marvell repository.
Paul Beesley97743022019-07-12 11:37:07 +0100284
Pali Rohár8dc46a02020-10-29 17:44:27 +0100285Additional make target ``mrvl_bootimage`` produce ``boot-image.bin`` file and target
286``mrvl_flash`` produce final ``flash-image.bin`` and ``uart-images.tgz.bin`` files.
287
Paul Beesley97743022019-07-12 11:37:07 +0100288
289Tools and external components installation
290------------------------------------------
291
292Armada37x0 Builds require installation of 3 components
293~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
294
295(1) ARM cross compiler capable of building images for the service CPU (CM3).
296 This component is usually included in the Linux host packages.
297 On Debian/Ubuntu hosts the default GNU ARM tool chain can be installed
298 using the following command
299
300 .. code:: shell
301
302 > sudo apt-get install gcc-arm-linux-gnueabi
303
304 Only if required, the default tool chain prefix ``arm-linux-gnueabi-`` can be
305 overwritten using the environment variable ``CROSS_CM3``.
306 Example for BASH shell
307
308 .. code:: shell
309
310 > export CROSS_CM3=/opt/arm-cross/bin/arm-linux-gnueabi
311
312(2) DDR initialization library sources (mv_ddr) available at the following repository
Pali Rohár65c8d112020-10-07 11:01:00 +0200313 (use the "mv-ddr-devel" branch):
Paul Beesley97743022019-07-12 11:37:07 +0100314
315 https://github.com/MarvellEmbeddedProcessors/mv-ddr-marvell.git
316
Pali Rohár65c8d112020-10-07 11:01:00 +0200317(3) Armada3700 tools available at the following repository
318 (use the "A3700_utils-armada-18.12-fixed" branch):
Paul Beesley97743022019-07-12 11:37:07 +0100319
320 https://github.com/MarvellEmbeddedProcessors/A3700-utils-marvell.git
321
Pali Rohár8dc46a02020-10-29 17:44:27 +0100322(4) Crypto++ library available at the following repository:
323
324 https://github.com/weidai11/cryptopp.git
325
Paul Beesley97743022019-07-12 11:37:07 +0100326Armada70x0 and Armada80x0 Builds require installation of an additional component
327~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
328
329(1) DDR initialization library sources (mv_ddr) available at the following repository
Pali Rohár65c8d112020-10-07 11:01:00 +0200330 (use the "mv-ddr-devel" branch):
Paul Beesley97743022019-07-12 11:37:07 +0100331
332 https://github.com/MarvellEmbeddedProcessors/mv-ddr-marvell.git