blob: da91abc82c24657c375e1dba3bcd981869cab220 [file] [log] [blame]
Michal Simek2a47faa2023-04-14 08:43:51 +02001# Copyright (c) 2018-2022, Arm Limited and Contributors. All rights reserved.
Michal Simek91794362022-08-31 16:45:14 +02002# Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved.
Jay Buddhabhatti26e138a2022-12-21 23:03:35 -08003# Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
Michal Simek91794362022-08-31 16:45:14 +02004#
5# SPDX-License-Identifier: BSD-3-Clause
6
7PLAT_PATH := plat/xilinx/versal_net
8
Akshay Belsarecbb0c232022-10-11 15:12:02 +05309# A78 Erratum for SoC
10ERRATA_A78_AE_1941500 := 1
11ERRATA_A78_AE_1951502 := 1
12ERRATA_A78_AE_2376748 := 1
13ERRATA_A78_AE_2395408 := 1
14
Michal Simek91794362022-08-31 16:45:14 +020015override PROGRAMMABLE_RESET_ADDRESS := 1
16PSCI_EXTENDED_STATE_ID := 1
17SEPARATE_CODE_AND_RODATA := 1
18override RESET_TO_BL31 := 1
19PL011_GENERIC_UART := 1
Prasad Kummari4837d742023-05-15 11:03:37 +053020IPI_CRC_CHECK := 0
Michal Simek91794362022-08-31 16:45:14 +020021GIC_ENABLE_V4_EXTN := 0
22GICV3_SUPPORT_GIC600 := 1
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070023TFA_NO_PM := 0
Jay Buddhabhatti1dfe4972023-04-25 04:34:51 -070024CPU_PWRDWN_SGI ?= 6
25$(eval $(call add_define_val,CPU_PWR_DOWN_REQ_INTR,ARM_IRQ_SEC_SGI_${CPU_PWRDWN_SGI}))
Michal Simek91794362022-08-31 16:45:14 +020026
27override CTX_INCLUDE_AARCH32_REGS := 0
28
Jay Buddhabhattic6daff02022-09-05 02:56:32 -070029ifdef TFA_NO_PM
30 $(eval $(call add_define,TFA_NO_PM))
31endif
32
Michal Simek91794362022-08-31 16:45:14 +020033ifdef VERSAL_NET_ATF_MEM_BASE
34 $(eval $(call add_define,VERSAL_NET_ATF_MEM_BASE))
35
36 ifndef VERSAL_NET_ATF_MEM_SIZE
37 $(error "VERSAL_NET_ATF_BASE defined without VERSAL_NET_ATF_SIZE")
38 endif
39 $(eval $(call add_define,VERSAL_NET_ATF_MEM_SIZE))
40
41 ifdef VERSAL_NET_ATF_MEM_PROGBITS_SIZE
42 $(eval $(call add_define,VERSAL_NET_ATF_MEM_PROGBITS_SIZE))
43 endif
44endif
45
46ifdef VERSAL_NET_BL32_MEM_BASE
47 $(eval $(call add_define,VERSAL_NET_BL32_MEM_BASE))
48
49 ifndef VERSAL_NET_BL32_MEM_SIZE
50 $(error "VERSAL_NET_BL32_BASE defined without VERSAL_NET_BL32_SIZE")
51 endif
52 $(eval $(call add_define,VERSAL_NET_BL32_MEM_SIZE))
53endif
54
Prasad Kummari4837d742023-05-15 11:03:37 +053055ifdef IPI_CRC_CHECK
56 $(eval $(call add_define,IPI_CRC_CHECK))
57endif
58
Michal Simek91794362022-08-31 16:45:14 +020059USE_COHERENT_MEM := 0
60HW_ASSISTED_COHERENCY := 1
61
62VERSAL_NET_CONSOLE ?= pl011
Akshay Belsare50a29682023-01-18 15:54:12 +053063ifeq (${VERSAL_NET_CONSOLE}, $(filter ${VERSAL_NET_CONSOLE},pl011 pl011_0 pl011_1 dcc))
Akshay Belsare0babc5f2023-01-13 14:40:37 +053064else
65 $(error Please define VERSAL_NET_CONSOLE)
66endif
67
Michal Simek91794362022-08-31 16:45:14 +020068$(eval $(call add_define_val,VERSAL_NET_CONSOLE,VERSAL_NET_CONSOLE_ID_${VERSAL_NET_CONSOLE}))
69
Amit Nagalefefcd42023-07-10 10:43:29 +053070ifdef XILINX_OF_BOARD_DTB_ADDR
71$(eval $(call add_define,XILINX_OF_BOARD_DTB_ADDR))
72endif
73
Amit Nagal82d0e0f2023-10-30 12:25:49 +053074# enable assert() for release/debug builds
75ENABLE_ASSERTIONS := 1
76
Michal Simek91794362022-08-31 16:45:14 +020077PLAT_INCLUDES := -Iinclude/plat/arm/common/ \
78 -Iplat/xilinx/common/include/ \
Michal Simekaa5443e2022-09-19 14:04:55 +020079 -Iplat/xilinx/common/ipi_mailbox_service/ \
Michal Simekdc708ac2022-09-19 13:52:54 +020080 -I${PLAT_PATH}/include/ \
81 -Iplat/xilinx/versal/pm_service/
Michal Simek91794362022-08-31 16:45:14 +020082
83# Include GICv3 driver files
84include drivers/arm/gic/v3/gicv3.mk
85include lib/xlat_tables_v2/xlat_tables.mk
86include lib/libfdt/libfdt.mk
87
88PLAT_BL_COMMON_SOURCES := \
Akshay Belsare50a29682023-01-18 15:54:12 +053089 drivers/arm/dcc/dcc_console.c \
Michal Simek91794362022-08-31 16:45:14 +020090 drivers/delay_timer/delay_timer.c \
91 drivers/delay_timer/generic_delay_timer.c \
92 ${GICV3_SOURCES} \
93 drivers/arm/pl011/aarch64/pl011_console.S \
Michal Simek23551e82023-09-18 10:14:10 +020094 plat/common/aarch64/crash_console_helpers.S \
Michal Simek91794362022-08-31 16:45:14 +020095 plat/arm/common/arm_common.c \
96 plat/common/plat_gicv3.c \
97 ${PLAT_PATH}/aarch64/versal_net_helpers.S \
Akshay Belsarea103aa72023-11-08 14:27:22 +053098 ${PLAT_PATH}/aarch64/versal_net_common.c \
99 ${PLAT_PATH}/plat_topology.c \
100 ${XLAT_TABLES_LIB_SRCS}
Michal Simek91794362022-08-31 16:45:14 +0200101
102BL31_SOURCES += drivers/arm/cci/cci.c \
103 lib/cpus/aarch64/cortex_a78_ae.S \
104 lib/cpus/aarch64/cortex_a78.S \
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700105 plat/common/plat_psci_common.c
106ifeq ($(TFA_NO_PM), 0)
Jay Buddhabhatti26e138a2022-12-21 23:03:35 -0800107BL31_SOURCES += plat/xilinx/common/pm_service/pm_api_sys.c \
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700108 plat/xilinx/common/pm_service/pm_ipi.c \
109 ${PLAT_PATH}/plat_psci_pm.c \
Jay Buddhabhatti26e138a2022-12-21 23:03:35 -0800110 plat/xilinx/common/pm_service/pm_svc_main.c \
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700111 ${PLAT_PATH}/pm_service/pm_client.c \
112 ${PLAT_PATH}/versal_net_ipi.c
113else
114BL31_SOURCES += ${PLAT_PATH}/plat_psci.c
115endif
Amit Nagalefefcd42023-07-10 10:43:29 +0530116BL31_SOURCES += plat/xilinx/common/plat_fdt.c \
117 plat/xilinx/common/plat_startup.c \
Prasad Kummaria8e5a582023-09-20 10:12:41 +0530118 plat/xilinx/common/plat_console.c \
Prasad Kummari2eb22792023-12-20 16:15:03 +0530119 plat/xilinx/common/plat_clkfunc.c \
Michal Simekaa5443e2022-09-19 14:04:55 +0200120 plat/xilinx/common/ipi.c \
121 plat/xilinx/common/ipi_mailbox_service/ipi_mailbox_svc.c \
Akshay Belsareff8e19b2023-04-03 16:18:00 +0530122 plat/xilinx/common/versal.c \
Michal Simek91794362022-08-31 16:45:14 +0200123 ${PLAT_PATH}/bl31_versal_net_setup.c \
Michal Simek91794362022-08-31 16:45:14 +0200124 common/fdt_fixup.c \
Prasad Kummaria8e5a582023-09-20 10:12:41 +0530125 common/fdt_wrappers.c \
Jay Buddhabhattib7bb1ed2023-10-05 21:55:28 -0700126 plat/arm/common/arm_gicv3.c \
Michal Simek91794362022-08-31 16:45:14 +0200127 ${LIBFDT_SRCS} \
128 ${PLAT_PATH}/sip_svc_setup.c \
Jay Buddhabhattib7bb1ed2023-10-05 21:55:28 -0700129 ${XLAT_TABLES_LIB_SRCS}