developer | 2189d3a | 2020-04-17 17:14:23 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved. |
| 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #ifndef PLATFORM_DEF_H |
| 8 | #define PLATFORM_DEF_H |
| 9 | |
| 10 | |
| 11 | #define PLAT_PRIMARY_CPU 0x0 |
| 12 | |
| 13 | #define MT_GIC_BASE 0x0c000000 |
| 14 | #define PLAT_MT_CCI_BASE 0x0c500000 |
| 15 | #define MCUCFG_BASE 0x0c530000 |
| 16 | |
| 17 | #define IO_PHYS 0x10000000 |
| 18 | |
| 19 | /* Aggregate of all devices for MMU mapping */ |
| 20 | #define MTK_DEV_RNG0_BASE IO_PHYS |
| 21 | #define MTK_DEV_RNG0_SIZE 0x10000000 |
| 22 | #define MTK_DEV_RNG1_BASE (IO_PHYS + 0x10000000) |
| 23 | #define MTK_DEV_RNG1_SIZE 0x10000000 |
| 24 | #define MTK_DEV_RNG2_BASE 0x0c000000 |
| 25 | #define MTK_DEV_RNG2_SIZE 0x600000 |
developer | a444a20 | 2020-06-15 16:41:03 +0800 | [diff] [blame] | 26 | #define MTK_MCDI_SRAM_BASE 0x11B000 |
| 27 | #define MTK_MCDI_SRAM_MAP_SIZE 0x1000 |
developer | 2189d3a | 2020-04-17 17:14:23 +0800 | [diff] [blame] | 28 | |
developer | 5f73516 | 2021-01-04 00:02:34 +0800 | [diff] [blame] | 29 | #define TOPCKGEN_BASE (IO_PHYS + 0x00000000) |
developer | 0df1c3c | 2020-08-01 16:23:12 +0800 | [diff] [blame] | 30 | #define INFRACFG_AO_BASE (IO_PHYS + 0x00001000) |
developer | 404e08b | 2020-09-18 09:32:31 +0800 | [diff] [blame] | 31 | #define GPIO_BASE (IO_PHYS + 0x00005000) |
developer | 31f56a7 | 2020-06-16 13:28:28 +0800 | [diff] [blame] | 32 | #define SPM_BASE (IO_PHYS + 0x00006000) |
developer | 5f73516 | 2021-01-04 00:02:34 +0800 | [diff] [blame] | 33 | #define APMIXEDSYS (IO_PHYS + 0x0000C000) |
developer | afa342e | 2020-12-14 17:41:08 +0800 | [diff] [blame] | 34 | #define DVFSRC_BASE (IO_PHYS + 0x00012000) |
developer | 74cf3ec | 2020-08-12 16:31:06 +0800 | [diff] [blame] | 35 | #define PMIC_WRAP_BASE (IO_PHYS + 0x00026000) |
developer | bd48115 | 2020-11-02 10:45:34 +0800 | [diff] [blame] | 36 | #define EMI_BASE (IO_PHYS + 0x00219000) |
| 37 | #define EMI_MPU_BASE (IO_PHYS + 0x00226000) |
developer | 5f73516 | 2021-01-04 00:02:34 +0800 | [diff] [blame] | 38 | #define SSPM_MBOX_BASE (IO_PHYS + 0x00480000) |
developer | 404e08b | 2020-09-18 09:32:31 +0800 | [diff] [blame] | 39 | #define IOCFG_RM_BASE (IO_PHYS + 0x01C20000) |
| 40 | #define IOCFG_BM_BASE (IO_PHYS + 0x01D10000) |
| 41 | #define IOCFG_BL_BASE (IO_PHYS + 0x01D30000) |
| 42 | #define IOCFG_BR_BASE (IO_PHYS + 0x01D40000) |
| 43 | #define IOCFG_LM_BASE (IO_PHYS + 0x01E20000) |
| 44 | #define IOCFG_LB_BASE (IO_PHYS + 0x01E70000) |
| 45 | #define IOCFG_RT_BASE (IO_PHYS + 0x01EA0000) |
| 46 | #define IOCFG_LT_BASE (IO_PHYS + 0x01F20000) |
| 47 | #define IOCFG_TL_BASE (IO_PHYS + 0x01F30000) |
developer | 5f73516 | 2021-01-04 00:02:34 +0800 | [diff] [blame] | 48 | #define MMSYS_BASE (IO_PHYS + 0x04000000) |
developer | 2189d3a | 2020-04-17 17:14:23 +0800 | [diff] [blame] | 49 | /******************************************************************************* |
| 50 | * UART related constants |
| 51 | ******************************************************************************/ |
| 52 | #define UART0_BASE (IO_PHYS + 0x01002000) |
| 53 | #define UART1_BASE (IO_PHYS + 0x01003000) |
| 54 | |
| 55 | #define UART_BAUDRATE 115200 |
| 56 | |
| 57 | /******************************************************************************* |
| 58 | * System counter frequency related constants |
| 59 | ******************************************************************************/ |
| 60 | #define SYS_COUNTER_FREQ_IN_TICKS 13000000 |
| 61 | #define SYS_COUNTER_FREQ_IN_MHZ 13 |
| 62 | |
| 63 | /******************************************************************************* |
developer | f9b5684 | 2020-06-09 13:38:35 +0800 | [diff] [blame] | 64 | * GIC-400 & interrupt handling related constants |
| 65 | ******************************************************************************/ |
| 66 | |
| 67 | /* Base MTK_platform compatible GIC memory map */ |
| 68 | #define BASE_GICD_BASE MT_GIC_BASE |
| 69 | #define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000) |
| 70 | |
| 71 | /******************************************************************************* |
developer | 2189d3a | 2020-04-17 17:14:23 +0800 | [diff] [blame] | 72 | * Platform binary types for linking |
| 73 | ******************************************************************************/ |
| 74 | #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" |
| 75 | #define PLATFORM_LINKER_ARCH aarch64 |
| 76 | |
| 77 | /******************************************************************************* |
| 78 | * Generic platform constants |
| 79 | ******************************************************************************/ |
| 80 | #define PLATFORM_STACK_SIZE 0x800 |
| 81 | |
developer | 0b0c04d | 2020-06-16 11:48:36 +0800 | [diff] [blame] | 82 | #define PLAT_MAX_PWR_LVL U(3) |
developer | 2189d3a | 2020-04-17 17:14:23 +0800 | [diff] [blame] | 83 | #define PLAT_MAX_RET_STATE U(1) |
developer | 0b0c04d | 2020-06-16 11:48:36 +0800 | [diff] [blame] | 84 | #define PLAT_MAX_OFF_STATE U(9) |
developer | 2189d3a | 2020-04-17 17:14:23 +0800 | [diff] [blame] | 85 | |
| 86 | #define PLATFORM_SYSTEM_COUNT U(1) |
developer | 0b0c04d | 2020-06-16 11:48:36 +0800 | [diff] [blame] | 87 | #define PLATFORM_MCUSYS_COUNT U(1) |
developer | 2189d3a | 2020-04-17 17:14:23 +0800 | [diff] [blame] | 88 | #define PLATFORM_CLUSTER_COUNT U(1) |
| 89 | #define PLATFORM_CLUSTER0_CORE_COUNT U(8) |
| 90 | #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT) |
| 91 | #define PLATFORM_MAX_CPUS_PER_CLUSTER U(8) |
| 92 | |
Hsin-Yi Wang | e0bf305 | 2020-08-27 13:48:48 +0800 | [diff] [blame] | 93 | #define SOC_CHIP_ID U(0x8192) |
| 94 | |
developer | 2189d3a | 2020-04-17 17:14:23 +0800 | [diff] [blame] | 95 | /******************************************************************************* |
| 96 | * Platform memory map related constants |
| 97 | ******************************************************************************/ |
| 98 | #define TZRAM_BASE 0x54600000 |
| 99 | #define TZRAM_SIZE 0x00030000 |
| 100 | |
| 101 | /******************************************************************************* |
| 102 | * BL31 specific defines. |
| 103 | ******************************************************************************/ |
| 104 | /* |
| 105 | * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if |
| 106 | * present). BL31_BASE is calculated using the current BL31 debug size plus a |
| 107 | * little space for growth. |
| 108 | */ |
| 109 | #define BL31_BASE (TZRAM_BASE + 0x1000) |
| 110 | #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE) |
| 111 | |
| 112 | /******************************************************************************* |
| 113 | * Platform specific page table and MMU setup constants |
| 114 | ******************************************************************************/ |
| 115 | #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) |
| 116 | #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) |
| 117 | #define MAX_XLAT_TABLES 16 |
| 118 | #define MAX_MMAP_REGIONS 16 |
| 119 | |
| 120 | /******************************************************************************* |
| 121 | * Declarations and constants to access the mailboxes safely. Each mailbox is |
| 122 | * aligned on the biggest cache line size in the platform. This is known only |
| 123 | * to the platform as it might have a combination of integrated and external |
| 124 | * caches. Such alignment ensures that two maiboxes do not sit on the same cache |
| 125 | * line at any cache level. They could belong to different cpus/clusters & |
| 126 | * get written while being protected by different locks causing corruption of |
| 127 | * a valid mailbox address. |
| 128 | ******************************************************************************/ |
| 129 | #define CACHE_WRITEBACK_SHIFT 6 |
| 130 | #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) |
| 131 | #endif /* PLATFORM_DEF_H */ |