blob: a13c89af82f5c8e3c1e3310b27e5590b5a03e0cb [file] [log] [blame]
developer2189d3a2020-04-17 17:14:23 +08001/*
2 * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
10
11#define PLAT_PRIMARY_CPU 0x0
12
13#define MT_GIC_BASE 0x0c000000
14#define PLAT_MT_CCI_BASE 0x0c500000
15#define MCUCFG_BASE 0x0c530000
16
17#define IO_PHYS 0x10000000
18
19/* Aggregate of all devices for MMU mapping */
20#define MTK_DEV_RNG0_BASE IO_PHYS
21#define MTK_DEV_RNG0_SIZE 0x10000000
22#define MTK_DEV_RNG1_BASE (IO_PHYS + 0x10000000)
23#define MTK_DEV_RNG1_SIZE 0x10000000
24#define MTK_DEV_RNG2_BASE 0x0c000000
25#define MTK_DEV_RNG2_SIZE 0x600000
developera444a202020-06-15 16:41:03 +080026#define MTK_MCDI_SRAM_BASE 0x11B000
27#define MTK_MCDI_SRAM_MAP_SIZE 0x1000
developer2189d3a2020-04-17 17:14:23 +080028
developer5f735162021-01-04 00:02:34 +080029#define TOPCKGEN_BASE (IO_PHYS + 0x00000000)
developer0df1c3c2020-08-01 16:23:12 +080030#define INFRACFG_AO_BASE (IO_PHYS + 0x00001000)
developer404e08b2020-09-18 09:32:31 +080031#define GPIO_BASE (IO_PHYS + 0x00005000)
developer31f56a72020-06-16 13:28:28 +080032#define SPM_BASE (IO_PHYS + 0x00006000)
developer5f735162021-01-04 00:02:34 +080033#define APMIXEDSYS (IO_PHYS + 0x0000C000)
developer74cf3ec2020-08-12 16:31:06 +080034#define PMIC_WRAP_BASE (IO_PHYS + 0x00026000)
developerbd481152020-11-02 10:45:34 +080035#define EMI_BASE (IO_PHYS + 0x00219000)
36#define EMI_MPU_BASE (IO_PHYS + 0x00226000)
developer5f735162021-01-04 00:02:34 +080037#define SSPM_MBOX_BASE (IO_PHYS + 0x00480000)
developer404e08b2020-09-18 09:32:31 +080038#define IOCFG_RM_BASE (IO_PHYS + 0x01C20000)
39#define IOCFG_BM_BASE (IO_PHYS + 0x01D10000)
40#define IOCFG_BL_BASE (IO_PHYS + 0x01D30000)
41#define IOCFG_BR_BASE (IO_PHYS + 0x01D40000)
42#define IOCFG_LM_BASE (IO_PHYS + 0x01E20000)
43#define IOCFG_LB_BASE (IO_PHYS + 0x01E70000)
44#define IOCFG_RT_BASE (IO_PHYS + 0x01EA0000)
45#define IOCFG_LT_BASE (IO_PHYS + 0x01F20000)
46#define IOCFG_TL_BASE (IO_PHYS + 0x01F30000)
developer5f735162021-01-04 00:02:34 +080047#define MMSYS_BASE (IO_PHYS + 0x04000000)
developer2189d3a2020-04-17 17:14:23 +080048/*******************************************************************************
49 * UART related constants
50 ******************************************************************************/
51#define UART0_BASE (IO_PHYS + 0x01002000)
52#define UART1_BASE (IO_PHYS + 0x01003000)
53
54#define UART_BAUDRATE 115200
55
56/*******************************************************************************
57 * System counter frequency related constants
58 ******************************************************************************/
59#define SYS_COUNTER_FREQ_IN_TICKS 13000000
60#define SYS_COUNTER_FREQ_IN_MHZ 13
61
62/*******************************************************************************
developerf9b56842020-06-09 13:38:35 +080063 * GIC-400 & interrupt handling related constants
64 ******************************************************************************/
65
66/* Base MTK_platform compatible GIC memory map */
67#define BASE_GICD_BASE MT_GIC_BASE
68#define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
69
70/*******************************************************************************
developer2189d3a2020-04-17 17:14:23 +080071 * Platform binary types for linking
72 ******************************************************************************/
73#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
74#define PLATFORM_LINKER_ARCH aarch64
75
76/*******************************************************************************
77 * Generic platform constants
78 ******************************************************************************/
79#define PLATFORM_STACK_SIZE 0x800
80
developer0b0c04d2020-06-16 11:48:36 +080081#define PLAT_MAX_PWR_LVL U(3)
developer2189d3a2020-04-17 17:14:23 +080082#define PLAT_MAX_RET_STATE U(1)
developer0b0c04d2020-06-16 11:48:36 +080083#define PLAT_MAX_OFF_STATE U(9)
developer2189d3a2020-04-17 17:14:23 +080084
85#define PLATFORM_SYSTEM_COUNT U(1)
developer0b0c04d2020-06-16 11:48:36 +080086#define PLATFORM_MCUSYS_COUNT U(1)
developer2189d3a2020-04-17 17:14:23 +080087#define PLATFORM_CLUSTER_COUNT U(1)
88#define PLATFORM_CLUSTER0_CORE_COUNT U(8)
89#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
90#define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
91
Hsin-Yi Wange0bf3052020-08-27 13:48:48 +080092#define SOC_CHIP_ID U(0x8192)
93
developer2189d3a2020-04-17 17:14:23 +080094/*******************************************************************************
95 * Platform memory map related constants
96 ******************************************************************************/
97#define TZRAM_BASE 0x54600000
98#define TZRAM_SIZE 0x00030000
99
100/*******************************************************************************
101 * BL31 specific defines.
102 ******************************************************************************/
103/*
104 * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
105 * present). BL31_BASE is calculated using the current BL31 debug size plus a
106 * little space for growth.
107 */
108#define BL31_BASE (TZRAM_BASE + 0x1000)
109#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
110
111/*******************************************************************************
112 * Platform specific page table and MMU setup constants
113 ******************************************************************************/
114#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
115#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
116#define MAX_XLAT_TABLES 16
117#define MAX_MMAP_REGIONS 16
118
119/*******************************************************************************
120 * Declarations and constants to access the mailboxes safely. Each mailbox is
121 * aligned on the biggest cache line size in the platform. This is known only
122 * to the platform as it might have a combination of integrated and external
123 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
124 * line at any cache level. They could belong to different cpus/clusters &
125 * get written while being protected by different locks causing corruption of
126 * a valid mailbox address.
127 ******************************************************************************/
128#define CACHE_WRITEBACK_SHIFT 6
129#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
130#endif /* PLATFORM_DEF_H */