blob: 163ea61888e8c7cfe5790b9a5b37cf6c740b6bfa [file] [log] [blame]
developer2189d3a2020-04-17 17:14:23 +08001/*
2 * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
10
11#define PLAT_PRIMARY_CPU 0x0
12
13#define MT_GIC_BASE 0x0c000000
14#define PLAT_MT_CCI_BASE 0x0c500000
15#define MCUCFG_BASE 0x0c530000
16
17#define IO_PHYS 0x10000000
18
19/* Aggregate of all devices for MMU mapping */
20#define MTK_DEV_RNG0_BASE IO_PHYS
21#define MTK_DEV_RNG0_SIZE 0x10000000
22#define MTK_DEV_RNG1_BASE (IO_PHYS + 0x10000000)
23#define MTK_DEV_RNG1_SIZE 0x10000000
24#define MTK_DEV_RNG2_BASE 0x0c000000
25#define MTK_DEV_RNG2_SIZE 0x600000
developera444a202020-06-15 16:41:03 +080026#define MTK_MCDI_SRAM_BASE 0x11B000
27#define MTK_MCDI_SRAM_MAP_SIZE 0x1000
developer2189d3a2020-04-17 17:14:23 +080028
developer404e08b2020-09-18 09:32:31 +080029#define GPIO_BASE (IO_PHYS + 0x00005000)
developer31f56a72020-06-16 13:28:28 +080030#define SPM_BASE (IO_PHYS + 0x00006000)
developer404e08b2020-09-18 09:32:31 +080031#define IOCFG_RM_BASE (IO_PHYS + 0x01C20000)
32#define IOCFG_BM_BASE (IO_PHYS + 0x01D10000)
33#define IOCFG_BL_BASE (IO_PHYS + 0x01D30000)
34#define IOCFG_BR_BASE (IO_PHYS + 0x01D40000)
35#define IOCFG_LM_BASE (IO_PHYS + 0x01E20000)
36#define IOCFG_LB_BASE (IO_PHYS + 0x01E70000)
37#define IOCFG_RT_BASE (IO_PHYS + 0x01EA0000)
38#define IOCFG_LT_BASE (IO_PHYS + 0x01F20000)
39#define IOCFG_TL_BASE (IO_PHYS + 0x01F30000)
developer2189d3a2020-04-17 17:14:23 +080040/*******************************************************************************
41 * UART related constants
42 ******************************************************************************/
43#define UART0_BASE (IO_PHYS + 0x01002000)
44#define UART1_BASE (IO_PHYS + 0x01003000)
45
46#define UART_BAUDRATE 115200
47
48/*******************************************************************************
49 * System counter frequency related constants
50 ******************************************************************************/
51#define SYS_COUNTER_FREQ_IN_TICKS 13000000
52#define SYS_COUNTER_FREQ_IN_MHZ 13
53
54/*******************************************************************************
developerf9b56842020-06-09 13:38:35 +080055 * GIC-400 & interrupt handling related constants
56 ******************************************************************************/
57
58/* Base MTK_platform compatible GIC memory map */
59#define BASE_GICD_BASE MT_GIC_BASE
60#define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
61
62/*******************************************************************************
developer2189d3a2020-04-17 17:14:23 +080063 * Platform binary types for linking
64 ******************************************************************************/
65#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
66#define PLATFORM_LINKER_ARCH aarch64
67
68/*******************************************************************************
69 * Generic platform constants
70 ******************************************************************************/
71#define PLATFORM_STACK_SIZE 0x800
72
developer0b0c04d2020-06-16 11:48:36 +080073#define PLAT_MAX_PWR_LVL U(3)
developer2189d3a2020-04-17 17:14:23 +080074#define PLAT_MAX_RET_STATE U(1)
developer0b0c04d2020-06-16 11:48:36 +080075#define PLAT_MAX_OFF_STATE U(9)
developer2189d3a2020-04-17 17:14:23 +080076
77#define PLATFORM_SYSTEM_COUNT U(1)
developer0b0c04d2020-06-16 11:48:36 +080078#define PLATFORM_MCUSYS_COUNT U(1)
developer2189d3a2020-04-17 17:14:23 +080079#define PLATFORM_CLUSTER_COUNT U(1)
80#define PLATFORM_CLUSTER0_CORE_COUNT U(8)
81#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
82#define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
83
Hsin-Yi Wange0bf3052020-08-27 13:48:48 +080084#define SOC_CHIP_ID U(0x8192)
85
developer2189d3a2020-04-17 17:14:23 +080086/*******************************************************************************
87 * Platform memory map related constants
88 ******************************************************************************/
89#define TZRAM_BASE 0x54600000
90#define TZRAM_SIZE 0x00030000
91
92/*******************************************************************************
93 * BL31 specific defines.
94 ******************************************************************************/
95/*
96 * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
97 * present). BL31_BASE is calculated using the current BL31 debug size plus a
98 * little space for growth.
99 */
100#define BL31_BASE (TZRAM_BASE + 0x1000)
101#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
102
103/*******************************************************************************
104 * Platform specific page table and MMU setup constants
105 ******************************************************************************/
106#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
107#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
108#define MAX_XLAT_TABLES 16
109#define MAX_MMAP_REGIONS 16
110
111/*******************************************************************************
112 * Declarations and constants to access the mailboxes safely. Each mailbox is
113 * aligned on the biggest cache line size in the platform. This is known only
114 * to the platform as it might have a combination of integrated and external
115 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
116 * line at any cache level. They could belong to different cpus/clusters &
117 * get written while being protected by different locks causing corruption of
118 * a valid mailbox address.
119 ******************************************************************************/
120#define CACHE_WRITEBACK_SHIFT 6
121#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
122#endif /* PLATFORM_DEF_H */