Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 31 | #include <arch_helpers.h> |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 32 | #include <arm_config.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 33 | #include <assert.h> |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 34 | #include <debug.h> |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 35 | #include <errno.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 36 | #include <mmio.h> |
| 37 | #include <platform.h> |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 38 | #include <plat_arm.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 39 | #include <psci.h> |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 40 | #include <v2m_def.h> |
Dan Handley | 4d2e49d | 2014-04-11 11:52:12 +0100 | [diff] [blame] | 41 | #include "drivers/pwrc/fvp_pwrc.h" |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 42 | #include "fvp_def.h" |
| 43 | #include "fvp_private.h" |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 44 | |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 45 | |
Soby Mathew | 7799cf7 | 2015-04-16 14:49:09 +0100 | [diff] [blame] | 46 | #if ARM_RECOM_STATE_ID_ENC |
| 47 | /* |
| 48 | * The table storing the valid idle power states. Ensure that the |
| 49 | * array entries are populated in ascending order of state-id to |
| 50 | * enable us to use binary search during power state validation. |
| 51 | * The table must be terminated by a NULL entry. |
| 52 | */ |
| 53 | const unsigned int arm_pm_idle_states[] = { |
| 54 | /* State-id - 0x01 */ |
| 55 | arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RET, |
| 56 | ARM_PWR_LVL0, PSTATE_TYPE_STANDBY), |
| 57 | /* State-id - 0x02 */ |
| 58 | arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF, |
| 59 | ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN), |
| 60 | /* State-id - 0x22 */ |
| 61 | arm_make_pwrstate_lvl1(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF, |
| 62 | ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN), |
| 63 | 0, |
| 64 | }; |
| 65 | #endif |
| 66 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 67 | /******************************************************************************* |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 68 | * Function which implements the common FVP specific operations to power down a |
| 69 | * cpu in response to a CPU_OFF or CPU_SUSPEND request. |
| 70 | ******************************************************************************/ |
Sandrine Bailleux | a64a854 | 2015-03-05 10:54:34 +0000 | [diff] [blame] | 71 | static void fvp_cpu_pwrdwn_common(void) |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 72 | { |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 73 | /* Prevent interrupts from spuriously waking up this cpu */ |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 74 | plat_arm_gic_cpuif_disable(); |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 75 | |
| 76 | /* Program the power controller to power off this cpu. */ |
| 77 | fvp_pwrc_write_ppoffr(read_mpidr_el1()); |
| 78 | } |
| 79 | |
| 80 | /******************************************************************************* |
| 81 | * Function which implements the common FVP specific operations to power down a |
| 82 | * cluster in response to a CPU_OFF or CPU_SUSPEND request. |
| 83 | ******************************************************************************/ |
Sandrine Bailleux | a64a854 | 2015-03-05 10:54:34 +0000 | [diff] [blame] | 84 | static void fvp_cluster_pwrdwn_common(void) |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 85 | { |
| 86 | uint64_t mpidr = read_mpidr_el1(); |
| 87 | |
| 88 | /* Disable coherency if this cluster is to be turned off */ |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 89 | fvp_interconnect_disable(); |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 90 | |
| 91 | /* Program the power controller to turn the cluster off */ |
| 92 | fvp_pwrc_write_pcoffr(mpidr); |
| 93 | } |
| 94 | |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 95 | static void fvp_power_domain_on_finish_common(const psci_power_state_t *target_state) |
| 96 | { |
| 97 | unsigned long mpidr; |
| 98 | |
| 99 | assert(target_state->pwr_domain_state[ARM_PWR_LVL0] == |
| 100 | ARM_LOCAL_STATE_OFF); |
| 101 | |
| 102 | /* Get the mpidr for this cpu */ |
| 103 | mpidr = read_mpidr_el1(); |
| 104 | |
| 105 | /* Perform the common cluster specific operations */ |
| 106 | if (target_state->pwr_domain_state[ARM_PWR_LVL1] == |
| 107 | ARM_LOCAL_STATE_OFF) { |
| 108 | /* |
| 109 | * This CPU might have woken up whilst the cluster was |
| 110 | * attempting to power down. In this case the FVP power |
| 111 | * controller will have a pending cluster power off request |
| 112 | * which needs to be cleared by writing to the PPONR register. |
| 113 | * This prevents the power controller from interpreting a |
| 114 | * subsequent entry of this cpu into a simple wfi as a power |
| 115 | * down request. |
| 116 | */ |
| 117 | fvp_pwrc_write_pponr(mpidr); |
| 118 | |
| 119 | /* Enable coherency if this cluster was off */ |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 120 | fvp_interconnect_enable(); |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 121 | } |
| 122 | |
| 123 | /* |
| 124 | * Clear PWKUPR.WEN bit to ensure interrupts do not interfere |
| 125 | * with a cpu power down unless the bit is set again |
| 126 | */ |
| 127 | fvp_pwrc_clr_wen(mpidr); |
| 128 | } |
| 129 | |
| 130 | |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 131 | /******************************************************************************* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 132 | * FVP handler called when a CPU is about to enter standby. |
Vikram Kanigiri | 3b7c59b | 2014-03-21 11:57:10 +0000 | [diff] [blame] | 133 | ******************************************************************************/ |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 134 | void fvp_cpu_standby(plat_local_state_t cpu_state) |
Vikram Kanigiri | 3b7c59b | 2014-03-21 11:57:10 +0000 | [diff] [blame] | 135 | { |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 136 | |
| 137 | assert(cpu_state == ARM_LOCAL_STATE_RET); |
| 138 | |
Andrew Thoelke | 42e75a7 | 2014-04-28 12:28:39 +0100 | [diff] [blame] | 139 | /* |
| 140 | * Enter standby state |
| 141 | * dsb is good practice before using wfi to enter low power states |
| 142 | */ |
| 143 | dsb(); |
Vikram Kanigiri | 3b7c59b | 2014-03-21 11:57:10 +0000 | [diff] [blame] | 144 | wfi(); |
Vikram Kanigiri | 3b7c59b | 2014-03-21 11:57:10 +0000 | [diff] [blame] | 145 | } |
| 146 | |
| 147 | /******************************************************************************* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 148 | * FVP handler called when a power domain is about to be turned on. The |
| 149 | * mpidr determines the CPU to be turned on. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 150 | ******************************************************************************/ |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 151 | int fvp_pwr_domain_on(u_register_t mpidr) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 152 | { |
| 153 | int rc = PSCI_E_SUCCESS; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 154 | unsigned int psysr; |
| 155 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 156 | /* |
Sandrine Bailleux | 7175bde | 2015-12-08 14:18:24 +0000 | [diff] [blame] | 157 | * Ensure that we do not cancel an inflight power off request for the |
| 158 | * target cpu. That would leave it in a zombie wfi. Wait for it to power |
| 159 | * off and then program the power controller to turn that CPU on. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 160 | */ |
| 161 | do { |
| 162 | psysr = fvp_pwrc_read_psysr(mpidr); |
| 163 | } while (psysr & PSYSR_AFF_L0); |
| 164 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 165 | fvp_pwrc_write_pponr(mpidr); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 166 | return rc; |
| 167 | } |
| 168 | |
| 169 | /******************************************************************************* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 170 | * FVP handler called when a power domain is about to be turned off. The |
| 171 | * target_state encodes the power state that each level should transition to. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 172 | ******************************************************************************/ |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 173 | void fvp_pwr_domain_off(const psci_power_state_t *target_state) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 174 | { |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 175 | assert(target_state->pwr_domain_state[ARM_PWR_LVL0] == |
| 176 | ARM_LOCAL_STATE_OFF); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 177 | |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 178 | /* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 179 | * If execution reaches this stage then this power domain will be |
| 180 | * suspended. Perform at least the cpu specific actions followed |
| 181 | * by the cluster specific operations if applicable. |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 182 | */ |
| 183 | fvp_cpu_pwrdwn_common(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 184 | |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 185 | if (target_state->pwr_domain_state[ARM_PWR_LVL1] == |
| 186 | ARM_LOCAL_STATE_OFF) |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 187 | fvp_cluster_pwrdwn_common(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 188 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 189 | } |
| 190 | |
| 191 | /******************************************************************************* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 192 | * FVP handler called when a power domain is about to be suspended. The |
| 193 | * target_state encodes the power state that each level should transition to. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 194 | ******************************************************************************/ |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 195 | void fvp_pwr_domain_suspend(const psci_power_state_t *target_state) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 196 | { |
Soby Mathew | ffb4ab1 | 2014-09-26 15:08:52 +0100 | [diff] [blame] | 197 | unsigned long mpidr; |
| 198 | |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 199 | /* |
| 200 | * FVP has retention only at cpu level. Just return |
| 201 | * as nothing is to be done for retention. |
| 202 | */ |
| 203 | if (target_state->pwr_domain_state[ARM_PWR_LVL0] == |
| 204 | ARM_LOCAL_STATE_RET) |
Soby Mathew | 74e52a7 | 2014-10-02 16:56:51 +0100 | [diff] [blame] | 205 | return; |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 206 | |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 207 | assert(target_state->pwr_domain_state[ARM_PWR_LVL0] == |
| 208 | ARM_LOCAL_STATE_OFF); |
| 209 | |
Soby Mathew | ffb4ab1 | 2014-09-26 15:08:52 +0100 | [diff] [blame] | 210 | /* Get the mpidr for this cpu */ |
| 211 | mpidr = read_mpidr_el1(); |
| 212 | |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 213 | /* Program the power controller to enable wakeup interrupts. */ |
| 214 | fvp_pwrc_set_wen(mpidr); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 215 | |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 216 | /* Perform the common cpu specific operations */ |
| 217 | fvp_cpu_pwrdwn_common(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 218 | |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 219 | /* Perform the common cluster specific operations */ |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 220 | if (target_state->pwr_domain_state[ARM_PWR_LVL1] == |
| 221 | ARM_LOCAL_STATE_OFF) |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 222 | fvp_cluster_pwrdwn_common(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 223 | } |
| 224 | |
| 225 | /******************************************************************************* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 226 | * FVP handler called when a power domain has just been powered on after |
| 227 | * being turned off earlier. The target_state encodes the low power state that |
| 228 | * each level has woken up from. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 229 | ******************************************************************************/ |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 230 | void fvp_pwr_domain_on_finish(const psci_power_state_t *target_state) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 231 | { |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 232 | fvp_power_domain_on_finish_common(target_state); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 233 | |
Achin Gupta | 8587639 | 2014-07-31 17:45:51 +0100 | [diff] [blame] | 234 | /* Enable the gic cpu interface */ |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 235 | plat_arm_gic_pcpu_init(); |
| 236 | |
| 237 | /* Program the gic per-cpu distributor or re-distributor interface */ |
| 238 | plat_arm_gic_cpuif_enable(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 239 | } |
| 240 | |
| 241 | /******************************************************************************* |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 242 | * FVP handler called when a power domain has just been powered on after |
| 243 | * having been suspended earlier. The target_state encodes the low power state |
| 244 | * that each level has woken up from. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 245 | * TODO: At the moment we reuse the on finisher and reinitialize the secure |
| 246 | * context. Need to implement a separate suspend finisher. |
| 247 | ******************************************************************************/ |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 248 | void fvp_pwr_domain_suspend_finish(const psci_power_state_t *target_state) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 249 | { |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 250 | /* |
| 251 | * Nothing to be done on waking up from retention from CPU level. |
| 252 | */ |
| 253 | if (target_state->pwr_domain_state[ARM_PWR_LVL0] == |
| 254 | ARM_LOCAL_STATE_RET) |
| 255 | return; |
| 256 | |
Soby Mathew | 12012dd | 2015-10-26 14:01:53 +0000 | [diff] [blame] | 257 | fvp_power_domain_on_finish_common(target_state); |
| 258 | |
| 259 | /* Enable the gic cpu interface */ |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 260 | plat_arm_gic_cpuif_enable(); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 261 | } |
| 262 | |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 263 | /******************************************************************************* |
| 264 | * FVP handlers to shutdown/reboot the system |
| 265 | ******************************************************************************/ |
| 266 | static void __dead2 fvp_system_off(void) |
| 267 | { |
| 268 | /* Write the System Configuration Control Register */ |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 269 | mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL, |
| 270 | V2M_CFGCTRL_START | |
| 271 | V2M_CFGCTRL_RW | |
| 272 | V2M_CFGCTRL_FUNC(V2M_FUNC_SHUTDOWN)); |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 273 | wfi(); |
| 274 | ERROR("FVP System Off: operation not handled.\n"); |
| 275 | panic(); |
| 276 | } |
| 277 | |
| 278 | static void __dead2 fvp_system_reset(void) |
| 279 | { |
| 280 | /* Write the System Configuration Control Register */ |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 281 | mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL, |
| 282 | V2M_CFGCTRL_START | |
| 283 | V2M_CFGCTRL_RW | |
| 284 | V2M_CFGCTRL_FUNC(V2M_FUNC_REBOOT)); |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 285 | wfi(); |
| 286 | ERROR("FVP System Reset: operation not handled.\n"); |
| 287 | panic(); |
| 288 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 289 | |
Jeenu Viswambharan | 095529a | 2016-08-04 09:43:15 +0100 | [diff] [blame] | 290 | static int fvp_node_hw_state(u_register_t target_cpu, |
| 291 | unsigned int power_level) |
| 292 | { |
| 293 | unsigned int psysr; |
| 294 | int ret; |
| 295 | |
| 296 | /* |
| 297 | * The format of 'power_level' is implementation-defined, but 0 must |
| 298 | * mean a CPU. We also allow 1 to denote the cluster |
| 299 | */ |
| 300 | if (power_level != ARM_PWR_LVL0 && power_level != ARM_PWR_LVL1) |
| 301 | return PSCI_E_INVALID_PARAMS; |
| 302 | |
| 303 | /* |
| 304 | * Read the status of the given MPDIR from FVP power controller. The |
| 305 | * power controller only gives us on/off status, so map that to expected |
| 306 | * return values of the PSCI call |
| 307 | */ |
| 308 | psysr = fvp_pwrc_read_psysr(target_cpu); |
| 309 | if (psysr == PSYSR_INVALID) |
| 310 | return PSCI_E_INVALID_PARAMS; |
| 311 | |
| 312 | switch (power_level) { |
| 313 | case ARM_PWR_LVL0: |
| 314 | ret = (psysr & PSYSR_AFF_L0) ? HW_ON : HW_OFF; |
| 315 | break; |
| 316 | case ARM_PWR_LVL1: |
| 317 | ret = (psysr & PSYSR_AFF_L1) ? HW_ON : HW_OFF; |
| 318 | break; |
| 319 | default: |
| 320 | assert(0); |
| 321 | } |
| 322 | |
| 323 | return ret; |
| 324 | } |
| 325 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 326 | /******************************************************************************* |
Soby Mathew | feac8fc | 2015-09-29 15:47:16 +0100 | [diff] [blame] | 327 | * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard |
| 328 | * platform layer will take care of registering the handlers with PSCI. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 329 | ******************************************************************************/ |
Soby Mathew | feac8fc | 2015-09-29 15:47:16 +0100 | [diff] [blame] | 330 | const plat_psci_ops_t plat_arm_psci_pm_ops = { |
Soby Mathew | fec4eb7 | 2015-07-01 16:16:20 +0100 | [diff] [blame] | 331 | .cpu_standby = fvp_cpu_standby, |
| 332 | .pwr_domain_on = fvp_pwr_domain_on, |
| 333 | .pwr_domain_off = fvp_pwr_domain_off, |
| 334 | .pwr_domain_suspend = fvp_pwr_domain_suspend, |
| 335 | .pwr_domain_on_finish = fvp_pwr_domain_on_finish, |
| 336 | .pwr_domain_suspend_finish = fvp_pwr_domain_suspend_finish, |
Juan Castillo | 4dc4a47 | 2014-08-12 11:17:06 +0100 | [diff] [blame] | 337 | .system_off = fvp_system_off, |
Soby Mathew | 74e52a7 | 2014-10-02 16:56:51 +0100 | [diff] [blame] | 338 | .system_reset = fvp_system_reset, |
Soby Mathew | 0d9e852 | 2015-07-15 13:36:24 +0100 | [diff] [blame] | 339 | .validate_power_state = arm_validate_power_state, |
Jeenu Viswambharan | 095529a | 2016-08-04 09:43:15 +0100 | [diff] [blame] | 340 | .validate_ns_entrypoint = arm_validate_ns_entrypoint, |
| 341 | .get_node_hw_state = fvp_node_hw_state |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 342 | }; |