blob: c59ffd19690452ee2e82e6cc8a613d990be71e12 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handley2b6b5742015-03-19 19:17:53 +00002 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Achin Gupta4f6ad662013-10-25 09:08:21 +010031#include <arch_helpers.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000032#include <arm_config.h>
Dan Handleyfb42b122014-06-20 09:43:15 +010033#include <arm_gic.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010034#include <assert.h>
Juan Castillo4dc4a472014-08-12 11:17:06 +010035#include <debug.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000036#include <errno.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010037#include <mmio.h>
38#include <platform.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000039#include <plat_arm.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010040#include <psci.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000041#include <v2m_def.h>
Dan Handley4d2e49d2014-04-11 11:52:12 +010042#include "drivers/pwrc/fvp_pwrc.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010043#include "fvp_def.h"
44#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010045
Soby Mathewfec4eb72015-07-01 16:16:20 +010046unsigned long wakeup_address;
Dan Handley2b6b5742015-03-19 19:17:53 +000047
48typedef volatile struct mailbox {
49 unsigned long value __aligned(CACHE_WRITEBACK_GRANULE);
50} mailbox_t;
51
Achin Gupta4f6ad662013-10-25 09:08:21 +010052/*******************************************************************************
Achin Gupta85876392014-07-31 17:45:51 +010053 * Private FVP function to program the mailbox for a cpu before it is released
54 * from reset.
55 ******************************************************************************/
56static void fvp_program_mailbox(uint64_t mpidr, uint64_t address)
57{
58 uint64_t linear_id;
59 mailbox_t *fvp_mboxes;
60
Soby Mathewfec4eb72015-07-01 16:16:20 +010061 linear_id = plat_arm_calc_core_pos(mpidr);
Achin Gupta85876392014-07-31 17:45:51 +010062 fvp_mboxes = (mailbox_t *)MBOX_BASE;
63 fvp_mboxes[linear_id].value = address;
64 flush_dcache_range((unsigned long) &fvp_mboxes[linear_id],
65 sizeof(unsigned long));
66}
67
68/*******************************************************************************
69 * Function which implements the common FVP specific operations to power down a
70 * cpu in response to a CPU_OFF or CPU_SUSPEND request.
71 ******************************************************************************/
Sandrine Bailleuxa64a8542015-03-05 10:54:34 +000072static void fvp_cpu_pwrdwn_common(void)
Achin Gupta85876392014-07-31 17:45:51 +010073{
Achin Gupta85876392014-07-31 17:45:51 +010074 /* Prevent interrupts from spuriously waking up this cpu */
75 arm_gic_cpuif_deactivate();
76
77 /* Program the power controller to power off this cpu. */
78 fvp_pwrc_write_ppoffr(read_mpidr_el1());
79}
80
81/*******************************************************************************
82 * Function which implements the common FVP specific operations to power down a
83 * cluster in response to a CPU_OFF or CPU_SUSPEND request.
84 ******************************************************************************/
Sandrine Bailleuxa64a8542015-03-05 10:54:34 +000085static void fvp_cluster_pwrdwn_common(void)
Achin Gupta85876392014-07-31 17:45:51 +010086{
87 uint64_t mpidr = read_mpidr_el1();
88
89 /* Disable coherency if this cluster is to be turned off */
Vikram Kanigiri4e97e542015-02-26 15:25:58 +000090 fvp_cci_disable();
Achin Gupta85876392014-07-31 17:45:51 +010091
92 /* Program the power controller to turn the cluster off */
93 fvp_pwrc_write_pcoffr(mpidr);
94}
95
96/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +010097 * FVP handler called when a CPU is about to enter standby.
Vikram Kanigiri3b7c59b2014-03-21 11:57:10 +000098 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +010099void fvp_cpu_standby(plat_local_state_t cpu_state)
Vikram Kanigiri3b7c59b2014-03-21 11:57:10 +0000100{
Soby Mathewfec4eb72015-07-01 16:16:20 +0100101
102 assert(cpu_state == ARM_LOCAL_STATE_RET);
103
Andrew Thoelke42e75a72014-04-28 12:28:39 +0100104 /*
105 * Enter standby state
106 * dsb is good practice before using wfi to enter low power states
107 */
108 dsb();
Vikram Kanigiri3b7c59b2014-03-21 11:57:10 +0000109 wfi();
Vikram Kanigiri3b7c59b2014-03-21 11:57:10 +0000110}
111
112/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100113 * FVP handler called when a power domain is about to be turned on. The
114 * mpidr determines the CPU to be turned on.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100115 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100116int fvp_pwr_domain_on(u_register_t mpidr)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100117{
118 int rc = PSCI_E_SUCCESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100119 unsigned int psysr;
120
Achin Gupta4f6ad662013-10-25 09:08:21 +0100121 /*
Achin Gupta4f6ad662013-10-25 09:08:21 +0100122 * Ensure that we do not cancel an inflight power off request
123 * for the target cpu. That would leave it in a zombie wfi.
124 * Wait for it to power off, program the jump address for the
125 * target cpu and then program the power controller to turn
126 * that cpu on
127 */
128 do {
129 psysr = fvp_pwrc_read_psysr(mpidr);
130 } while (psysr & PSYSR_AFF_L0);
131
Soby Mathewfec4eb72015-07-01 16:16:20 +0100132 fvp_program_mailbox(mpidr, wakeup_address);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100133 fvp_pwrc_write_pponr(mpidr);
134
Achin Gupta4f6ad662013-10-25 09:08:21 +0100135 return rc;
136}
137
138/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100139 * FVP handler called when a power domain is about to be turned off. The
140 * target_state encodes the power state that each level should transition to.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100142void fvp_pwr_domain_off(const psci_power_state_t *target_state)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100143{
Soby Mathewfec4eb72015-07-01 16:16:20 +0100144 assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
145 ARM_LOCAL_STATE_OFF);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100146
Achin Gupta85876392014-07-31 17:45:51 +0100147 /*
Soby Mathewfec4eb72015-07-01 16:16:20 +0100148 * If execution reaches this stage then this power domain will be
149 * suspended. Perform at least the cpu specific actions followed
150 * by the cluster specific operations if applicable.
Achin Gupta85876392014-07-31 17:45:51 +0100151 */
152 fvp_cpu_pwrdwn_common();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100153
Soby Mathewfec4eb72015-07-01 16:16:20 +0100154 if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
155 ARM_LOCAL_STATE_OFF)
Achin Gupta85876392014-07-31 17:45:51 +0100156 fvp_cluster_pwrdwn_common();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157
Achin Gupta4f6ad662013-10-25 09:08:21 +0100158}
159
160/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100161 * FVP handler called when a power domain is about to be suspended. The
162 * target_state encodes the power state that each level should transition to.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100163 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100164void fvp_pwr_domain_suspend(const psci_power_state_t *target_state)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100165{
Soby Mathewffb4ab12014-09-26 15:08:52 +0100166 unsigned long mpidr;
167
Soby Mathewfec4eb72015-07-01 16:16:20 +0100168 /*
169 * FVP has retention only at cpu level. Just return
170 * as nothing is to be done for retention.
171 */
172 if (target_state->pwr_domain_state[ARM_PWR_LVL0] ==
173 ARM_LOCAL_STATE_RET)
Soby Mathew74e52a72014-10-02 16:56:51 +0100174 return;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100175
Soby Mathewfec4eb72015-07-01 16:16:20 +0100176 assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
177 ARM_LOCAL_STATE_OFF);
178
Soby Mathewffb4ab12014-09-26 15:08:52 +0100179 /* Get the mpidr for this cpu */
180 mpidr = read_mpidr_el1();
181
182 /* Program the jump address for the this cpu */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100183 fvp_program_mailbox(mpidr, wakeup_address);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100184
Achin Gupta85876392014-07-31 17:45:51 +0100185 /* Program the power controller to enable wakeup interrupts. */
186 fvp_pwrc_set_wen(mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100187
Achin Gupta85876392014-07-31 17:45:51 +0100188 /* Perform the common cpu specific operations */
189 fvp_cpu_pwrdwn_common();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100190
Achin Gupta85876392014-07-31 17:45:51 +0100191 /* Perform the common cluster specific operations */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100192 if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
193 ARM_LOCAL_STATE_OFF)
Achin Gupta85876392014-07-31 17:45:51 +0100194 fvp_cluster_pwrdwn_common();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100195}
196
197/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100198 * FVP handler called when a power domain has just been powered on after
199 * being turned off earlier. The target_state encodes the low power state that
200 * each level has woken up from.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100201 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100202void fvp_pwr_domain_on_finish(const psci_power_state_t *target_state)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100203{
Soby Mathewffb4ab12014-09-26 15:08:52 +0100204 unsigned long mpidr;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100205
Soby Mathewfec4eb72015-07-01 16:16:20 +0100206 assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
207 ARM_LOCAL_STATE_OFF);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100208
Soby Mathewffb4ab12014-09-26 15:08:52 +0100209 /* Get the mpidr for this cpu */
210 mpidr = read_mpidr_el1();
211
Achin Gupta85876392014-07-31 17:45:51 +0100212 /* Perform the common cluster specific operations */
Soby Mathewfec4eb72015-07-01 16:16:20 +0100213 if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
214 ARM_LOCAL_STATE_OFF) {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215 /*
Achin Gupta85876392014-07-31 17:45:51 +0100216 * This CPU might have woken up whilst the cluster was
217 * attempting to power down. In this case the FVP power
218 * controller will have a pending cluster power off request
219 * which needs to be cleared by writing to the PPONR register.
220 * This prevents the power controller from interpreting a
221 * subsequent entry of this cpu into a simple wfi as a power
222 * down request.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100223 */
Achin Gupta85876392014-07-31 17:45:51 +0100224 fvp_pwrc_write_pponr(mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100225
Achin Gupta85876392014-07-31 17:45:51 +0100226 /* Enable coherency if this cluster was off */
227 fvp_cci_enable();
228 }
Achin Guptab127cdb2013-11-12 16:40:00 +0000229
Achin Gupta85876392014-07-31 17:45:51 +0100230 /*
Achin Gupta85876392014-07-31 17:45:51 +0100231 * Clear PWKUPR.WEN bit to ensure interrupts do not interfere
232 * with a cpu power down unless the bit is set again
233 */
234 fvp_pwrc_clr_wen(mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100235
Achin Gupta85876392014-07-31 17:45:51 +0100236 /* Zero the jump address in the mailbox for this cpu */
Soby Mathewffb4ab12014-09-26 15:08:52 +0100237 fvp_program_mailbox(mpidr, 0);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100238
Achin Gupta85876392014-07-31 17:45:51 +0100239 /* Enable the gic cpu interface */
240 arm_gic_cpuif_setup();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100241
Achin Gupta85876392014-07-31 17:45:51 +0100242 /* TODO: This setup is needed only after a cold boot */
243 arm_gic_pcpu_distif_setup();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100244}
245
246/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100247 * FVP handler called when a power domain has just been powered on after
248 * having been suspended earlier. The target_state encodes the low power state
249 * that each level has woken up from.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100250 * TODO: At the moment we reuse the on finisher and reinitialize the secure
251 * context. Need to implement a separate suspend finisher.
252 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100253void fvp_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100254{
Soby Mathewfec4eb72015-07-01 16:16:20 +0100255 /*
256 * Nothing to be done on waking up from retention from CPU level.
257 */
258 if (target_state->pwr_domain_state[ARM_PWR_LVL0] ==
259 ARM_LOCAL_STATE_RET)
260 return;
261
262 fvp_pwr_domain_on_finish(target_state);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100263}
264
Juan Castillo4dc4a472014-08-12 11:17:06 +0100265/*******************************************************************************
266 * FVP handlers to shutdown/reboot the system
267 ******************************************************************************/
268static void __dead2 fvp_system_off(void)
269{
270 /* Write the System Configuration Control Register */
Dan Handley2b6b5742015-03-19 19:17:53 +0000271 mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL,
272 V2M_CFGCTRL_START |
273 V2M_CFGCTRL_RW |
274 V2M_CFGCTRL_FUNC(V2M_FUNC_SHUTDOWN));
Juan Castillo4dc4a472014-08-12 11:17:06 +0100275 wfi();
276 ERROR("FVP System Off: operation not handled.\n");
277 panic();
278}
279
280static void __dead2 fvp_system_reset(void)
281{
282 /* Write the System Configuration Control Register */
Dan Handley2b6b5742015-03-19 19:17:53 +0000283 mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL,
284 V2M_CFGCTRL_START |
285 V2M_CFGCTRL_RW |
286 V2M_CFGCTRL_FUNC(V2M_FUNC_REBOOT));
Juan Castillo4dc4a472014-08-12 11:17:06 +0100287 wfi();
288 ERROR("FVP System Reset: operation not handled.\n");
289 panic();
290}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100291
292/*******************************************************************************
293 * Export the platform handlers to enable psci to invoke them
294 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100295static const plat_psci_ops_t fvp_plat_psci_ops = {
296 .cpu_standby = fvp_cpu_standby,
297 .pwr_domain_on = fvp_pwr_domain_on,
298 .pwr_domain_off = fvp_pwr_domain_off,
299 .pwr_domain_suspend = fvp_pwr_domain_suspend,
300 .pwr_domain_on_finish = fvp_pwr_domain_on_finish,
301 .pwr_domain_suspend_finish = fvp_pwr_domain_suspend_finish,
Juan Castillo4dc4a472014-08-12 11:17:06 +0100302 .system_off = fvp_system_off,
Soby Mathew74e52a72014-10-02 16:56:51 +0100303 .system_reset = fvp_system_reset,
Dan Handley2b6b5742015-03-19 19:17:53 +0000304 .validate_power_state = arm_validate_power_state
Achin Gupta4f6ad662013-10-25 09:08:21 +0100305};
306
307/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100308 * Export the platform specific psci ops & initialize the fvp power controller
Achin Gupta4f6ad662013-10-25 09:08:21 +0100309 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100310int plat_setup_psci_ops(uintptr_t sec_entrypoint,
311 const plat_psci_ops_t **psci_ops)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100312{
Soby Mathewfec4eb72015-07-01 16:16:20 +0100313 *psci_ops = &fvp_plat_psci_ops;
314 wakeup_address = sec_entrypoint;
315
316 flush_dcache_range((unsigned long)&wakeup_address,
317 sizeof(wakeup_address));
Achin Gupta4f6ad662013-10-25 09:08:21 +0100318 return 0;
319}