blob: e00819de70354f622ec68177e793fa7e9769c112 [file] [log] [blame]
Soby Mathew991d42c2015-06-29 16:30:12 +01001/*
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +01002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Soby Mathew991d42c2015-06-29 16:30:12 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathew991d42c2015-06-29 16:30:12 +01005 */
6
Soby Mathew991d42c2015-06-29 16:30:12 +01007#include <arch.h>
8#include <arch_helpers.h>
Isla Mitchell99305012017-07-11 14:54:08 +01009#include <assert.h>
10#include <bl_common.h>
Soby Mathew991d42c2015-06-29 16:30:12 +010011#include <context.h>
12#include <context_mgmt.h>
13#include <cpu_data.h>
14#include <debug.h>
15#include <platform.h>
dp-arm3cac7862016-09-19 11:18:44 +010016#include <pmf.h>
Dimitris Papastamosd1a18412017-11-28 15:16:00 +000017#include <pubsub_events.h>
dp-arm3cac7862016-09-19 11:18:44 +010018#include <runtime_instr.h>
Soby Mathew991d42c2015-06-29 16:30:12 +010019#include <stddef.h>
20#include "psci_private.h"
21
Soby Mathew991d42c2015-06-29 16:30:12 +010022/*******************************************************************************
Soby Mathew85dbf5a2015-04-07 12:16:56 +010023 * This function does generic and platform specific operations after a wake-up
24 * from standby/retention states at multiple power levels.
Soby Mathew991d42c2015-06-29 16:30:12 +010025 ******************************************************************************/
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +010026static void psci_suspend_to_standby_finisher(int cpu_idx,
Soby Mathew85dbf5a2015-04-07 12:16:56 +010027 unsigned int end_pwrlvl)
Soby Mathew991d42c2015-06-29 16:30:12 +010028{
Achin Gupta9b2bf252016-06-28 16:46:15 +010029 psci_power_state_t state_info;
30
Soby Mathew85dbf5a2015-04-07 12:16:56 +010031 psci_acquire_pwr_domain_locks(end_pwrlvl,
32 cpu_idx);
Soby Mathew991d42c2015-06-29 16:30:12 +010033
Soby Mathew85dbf5a2015-04-07 12:16:56 +010034 /*
Achin Gupta9b2bf252016-06-28 16:46:15 +010035 * Find out which retention states this CPU has exited from until the
36 * 'end_pwrlvl'. The exit retention state could be deeper than the entry
37 * state as a result of state coordination amongst other CPUs post wfi.
38 */
39 psci_get_target_local_pwr_states(end_pwrlvl, &state_info);
40
Soby Mathew8336f682017-10-16 15:19:31 +010041#if ENABLE_PSCI_STAT
42 plat_psci_stat_accounting_stop(&state_info);
43 psci_stats_update_pwr_up(end_pwrlvl, &state_info);
44#endif
45
Achin Gupta9b2bf252016-06-28 16:46:15 +010046 /*
Soby Mathew85dbf5a2015-04-07 12:16:56 +010047 * Plat. management: Allow the platform to do operations
48 * on waking up from retention.
49 */
Achin Gupta9b2bf252016-06-28 16:46:15 +010050 psci_plat_pm_ops->pwr_domain_suspend_finish(&state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +010051
Soby Mathew85dbf5a2015-04-07 12:16:56 +010052 /*
53 * Set the requested and target state of this CPU and all the higher
54 * power domain levels for this CPU to run.
55 */
56 psci_set_pwr_domains_to_run(end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010057
Soby Mathew85dbf5a2015-04-07 12:16:56 +010058 psci_release_pwr_domain_locks(end_pwrlvl,
59 cpu_idx);
Soby Mathew991d42c2015-06-29 16:30:12 +010060}
61
62/*******************************************************************************
Soby Mathew85dbf5a2015-04-07 12:16:56 +010063 * This function does generic and platform specific suspend to power down
64 * operations.
Soby Mathew991d42c2015-06-29 16:30:12 +010065 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +010066static void psci_suspend_to_pwrdown_start(unsigned int end_pwrlvl,
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +010067 const entry_point_info_t *ep,
68 const psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +010069{
Achin Gupta9a0ff9b2015-09-07 20:43:27 +010070 unsigned int max_off_lvl = psci_find_max_off_lvl(state_info);
71
Dimitris Papastamosd1a18412017-11-28 15:16:00 +000072 PUBLISH_EVENT(psci_suspend_pwrdown_start);
73
Soby Mathew85dbf5a2015-04-07 12:16:56 +010074 /* Save PSCI target power level for the suspend finisher handler */
75 psci_set_suspend_pwrlvl(end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010076
Soby Mathew85dbf5a2015-04-07 12:16:56 +010077 /*
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000078 * Flush the target power level as it might be accessed on power up with
Soby Mathew85dbf5a2015-04-07 12:16:56 +010079 * Data cache disabled.
80 */
Jeenu Viswambharan0b56d6f2017-01-06 14:58:11 +000081 psci_flush_cpu_data(psci_svc_cpu_data.target_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010082
Soby Mathew85dbf5a2015-04-07 12:16:56 +010083 /*
84 * Call the cpu suspend handler registered by the Secure Payload
85 * Dispatcher to let it do any book-keeping. If the handler encounters an
86 * error, it's expected to assert within
87 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +010088 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend != NULL))
Achin Gupta9a0ff9b2015-09-07 20:43:27 +010089 psci_spd_pm->svc_suspend(max_off_lvl);
Soby Mathew991d42c2015-06-29 16:30:12 +010090
Varun Wadekarae87f4b2017-07-10 16:02:05 -070091#if !HW_ASSISTED_COHERENCY
92 /*
93 * Plat. management: Allow the platform to perform any early
94 * actions required to power down the CPU. This might be useful for
95 * HW_ASSISTED_COHERENCY = 0 platforms that can safely perform these
96 * actions with data caches enabled.
97 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +010098 if (psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early != NULL)
Varun Wadekarae87f4b2017-07-10 16:02:05 -070099 psci_plat_pm_ops->pwr_domain_suspend_pwrdown_early(state_info);
100#endif
101
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100102 /*
103 * Store the re-entry information for the non-secure world.
104 */
105 cm_init_my_context(ep);
Soby Mathew991d42c2015-06-29 16:30:12 +0100106
dp-arm2d92de62016-11-15 13:25:30 +0000107#if ENABLE_RUNTIME_INSTRUMENTATION
108
109 /*
110 * Flush cache line so that even if CPU power down happens
111 * the timestamp update is reflected in memory.
112 */
113 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
114 RT_INSTR_ENTER_CFLUSH,
115 PMF_CACHE_MAINT);
116#endif
117
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100118 /*
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000119 * Arch. management. Initiate power down sequence.
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100120 * TODO : Introduce a mechanism to query the cache level to flush
121 * and the cpu-ops power down to perform from the platform.
122 */
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000123 psci_do_pwrdown_sequence(max_off_lvl);
dp-arm2d92de62016-11-15 13:25:30 +0000124
125#if ENABLE_RUNTIME_INSTRUMENTATION
126 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
127 RT_INSTR_EXIT_CFLUSH,
128 PMF_NO_CACHE_MAINT);
129#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100130}
131
132/*******************************************************************************
Soby Mathew991d42c2015-06-29 16:30:12 +0100133 * Top level handler which is called when a cpu wants to suspend its execution.
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100134 * It is assumed that along with suspending the cpu power domain, power domains
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100135 * at higher levels until the target power level will be suspended as well. It
136 * coordinates with the platform to negotiate the target state for each of
137 * the power domain level till the target power domain level. It then performs
138 * generic, architectural, platform setup and state management required to
139 * suspend that power domain level and power domain levels below it.
140 * e.g. For a cpu that's to be suspended, it could mean programming the
141 * power controller whereas for a cluster that's to be suspended, it will call
142 * the platform specific code which will disable coherency at the interconnect
143 * level if the cpu is the last in the cluster and also the program the power
144 * controller.
Soby Mathew991d42c2015-06-29 16:30:12 +0100145 *
146 * All the required parameter checks are performed at the beginning and after
Soby Mathew6b8b3022015-06-30 11:00:24 +0100147 * the state transition has been done, no further error is expected and it is
148 * not possible to undo any of the actions taken beyond that point.
Soby Mathew991d42c2015-06-29 16:30:12 +0100149 ******************************************************************************/
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100150void psci_cpu_suspend_start(const entry_point_info_t *ep,
Soby Mathew011ca182015-07-29 17:05:03 +0100151 unsigned int end_pwrlvl,
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100152 psci_power_state_t *state_info,
153 unsigned int is_power_down_state)
Soby Mathew991d42c2015-06-29 16:30:12 +0100154{
155 int skip_wfi = 0;
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100156 int idx = (int) plat_my_core_pos();
Soby Mathew991d42c2015-06-29 16:30:12 +0100157
158 /*
159 * This function must only be called on platforms where the
160 * CPU_SUSPEND platform hooks have been implemented.
161 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100162 assert((psci_plat_pm_ops->pwr_domain_suspend != NULL) &&
163 (psci_plat_pm_ops->pwr_domain_suspend_finish != NULL));
Soby Mathew991d42c2015-06-29 16:30:12 +0100164
165 /*
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100166 * This function acquires the lock corresponding to each power
Soby Mathew991d42c2015-06-29 16:30:12 +0100167 * level so that by the time all locks are taken, the system topology
168 * is snapshot and state management can be done safely.
169 */
Soby Mathew9d754f62015-04-08 17:42:06 +0100170 psci_acquire_pwr_domain_locks(end_pwrlvl,
171 idx);
Soby Mathew991d42c2015-06-29 16:30:12 +0100172
173 /*
174 * We check if there are any pending interrupts after the delay
175 * introduced by lock contention to increase the chances of early
176 * detection that a wake-up interrupt has fired.
177 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100178 if (read_isr_el1() != 0U) {
Soby Mathew991d42c2015-06-29 16:30:12 +0100179 skip_wfi = 1;
180 goto exit;
181 }
182
183 /*
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100184 * This function is passed the requested state info and
185 * it returns the negotiated state info for each power level upto
186 * the end level specified.
Soby Mathew991d42c2015-06-29 16:30:12 +0100187 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100188 psci_do_state_coordination(end_pwrlvl, state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100189
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100190#if ENABLE_PSCI_STAT
191 /* Update the last cpu for each level till end_pwrlvl */
192 psci_stats_update_pwr_down(end_pwrlvl, state_info);
193#endif
194
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100195 if (is_power_down_state != 0U)
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100196 psci_suspend_to_pwrdown_start(end_pwrlvl, ep, state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100197
Soby Mathew6b8b3022015-06-30 11:00:24 +0100198 /*
199 * Plat. management: Allow the platform to perform the
200 * necessary actions to turn off this cpu e.g. set the
201 * platform defined mailbox with the psci entrypoint,
202 * program the power controller etc.
203 */
Sandrine Bailleux574d6852015-06-11 10:46:48 +0100204 psci_plat_pm_ops->pwr_domain_suspend(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100205
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100206#if ENABLE_PSCI_STAT
dp-arm66abfbe2017-01-31 13:01:04 +0000207 plat_psci_stat_accounting_start(state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100208#endif
209
Soby Mathew991d42c2015-06-29 16:30:12 +0100210exit:
211 /*
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100212 * Release the locks corresponding to each power level in the
Soby Mathew991d42c2015-06-29 16:30:12 +0100213 * reverse order to which they were acquired.
214 */
Soby Mathew9d754f62015-04-08 17:42:06 +0100215 psci_release_pwr_domain_locks(end_pwrlvl,
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100216 idx);
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100217 if (skip_wfi == 1)
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100218 return;
219
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100220 if (is_power_down_state != 0U) {
dp-arm3cac7862016-09-19 11:18:44 +0100221#if ENABLE_RUNTIME_INSTRUMENTATION
222
223 /*
224 * Update the timestamp with cache off. We assume this
225 * timestamp can only be read from the current CPU and the
226 * timestamp cache line will be flushed before return to
227 * normal world on wakeup.
228 */
229 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
230 RT_INSTR_ENTER_HW_LOW_PWR,
231 PMF_NO_CACHE_MAINT);
232#endif
233
Soby Mathew6a816412016-04-27 14:46:28 +0100234 /* The function calls below must not return */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100235 if (psci_plat_pm_ops->pwr_domain_pwr_down_wfi != NULL)
Soby Mathew6a816412016-04-27 14:46:28 +0100236 psci_plat_pm_ops->pwr_domain_pwr_down_wfi(state_info);
237 else
238 psci_power_down_wfi();
239 }
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100240
dp-arm3cac7862016-09-19 11:18:44 +0100241#if ENABLE_RUNTIME_INSTRUMENTATION
242 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
243 RT_INSTR_ENTER_HW_LOW_PWR,
244 PMF_NO_CACHE_MAINT);
245#endif
246
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100247 /*
248 * We will reach here if only retention/standby states have been
249 * requested at multiple power levels. This means that the cpu
250 * context will be preserved.
251 */
252 wfi();
253
dp-arm3cac7862016-09-19 11:18:44 +0100254#if ENABLE_RUNTIME_INSTRUMENTATION
255 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
256 RT_INSTR_EXIT_HW_LOW_PWR,
257 PMF_NO_CACHE_MAINT);
258#endif
259
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100260 /*
261 * After we wake up from context retaining suspend, call the
262 * context retaining suspend finisher.
263 */
Achin Gupta9b2bf252016-06-28 16:46:15 +0100264 psci_suspend_to_standby_finisher(idx, end_pwrlvl);
Soby Mathew991d42c2015-06-29 16:30:12 +0100265}
266
267/*******************************************************************************
Soby Mathew3a9e8bf2015-05-05 16:33:16 +0100268 * The following functions finish an earlier suspend request. They
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100269 * are called by the common finisher routine in psci_common.c. The `state_info`
270 * is the psci_power_state from which this CPU has woken up from.
Soby Mathew991d42c2015-06-29 16:30:12 +0100271 ******************************************************************************/
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100272void psci_cpu_suspend_finish(int cpu_idx, const psci_power_state_t *state_info)
Soby Mathew991d42c2015-06-29 16:30:12 +0100273{
Antonio Nino Diaz391a76e2016-05-18 16:53:31 +0100274 unsigned int counter_freq;
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100275 unsigned int max_off_lvl;
Soby Mathew991d42c2015-06-29 16:30:12 +0100276
Soby Mathew991d42c2015-06-29 16:30:12 +0100277 /* Ensure we have been woken up from a suspended state */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100278 assert((psci_get_aff_info_state() == AFF_STATE_ON) &&
279 (is_local_state_off(
280 state_info->pwr_domain_state[PSCI_CPU_PWR_LVL]) != 0));
Soby Mathew991d42c2015-06-29 16:30:12 +0100281
282 /*
283 * Plat. management: Perform the platform specific actions
284 * before we change the state of the cpu e.g. enabling the
285 * gic or zeroing the mailbox register. If anything goes
286 * wrong then assert as there is no way to recover from this
287 * situation.
288 */
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100289 psci_plat_pm_ops->pwr_domain_suspend_finish(state_info);
Soby Mathew991d42c2015-06-29 16:30:12 +0100290
Soby Mathew043fe9c2017-04-10 22:35:42 +0100291#if !(HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY)
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000292 /* Arch. management: Enable the data cache, stack memory maintenance. */
Soby Mathew991d42c2015-06-29 16:30:12 +0100293 psci_do_pwrup_cache_maintenance();
Jeenu Viswambharan346bfd82017-01-05 11:01:02 +0000294#endif
Soby Mathew991d42c2015-06-29 16:30:12 +0100295
296 /* Re-init the cntfrq_el0 register */
Antonio Nino Diaz391a76e2016-05-18 16:53:31 +0100297 counter_freq = plat_get_syscnt_freq2();
Soby Mathew991d42c2015-06-29 16:30:12 +0100298 write_cntfrq_el0(counter_freq);
299
300 /*
301 * Call the cpu suspend finish handler registered by the Secure Payload
302 * Dispatcher to let it do any bookeeping. If the handler encounters an
303 * error, it's expected to assert within
304 */
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100305 if ((psci_spd_pm != NULL) && (psci_spd_pm->svc_suspend_finish != NULL)) {
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100306 max_off_lvl = psci_find_max_off_lvl(state_info);
Antonio Nino Diaz56a0e8e2018-07-16 23:19:25 +0100307 assert(max_off_lvl != PSCI_INVALID_PWR_LVL);
Achin Gupta9a0ff9b2015-09-07 20:43:27 +0100308 psci_spd_pm->svc_suspend_finish(max_off_lvl);
Soby Mathew991d42c2015-06-29 16:30:12 +0100309 }
310
Soby Mathew85dbf5a2015-04-07 12:16:56 +0100311 /* Invalidate the suspend level for the cpu */
Soby Mathew011ca182015-07-29 17:05:03 +0100312 psci_set_suspend_pwrlvl(PSCI_INVALID_PWR_LVL);
Soby Mathew991d42c2015-06-29 16:30:12 +0100313
Dimitris Papastamosd1a18412017-11-28 15:16:00 +0000314 PUBLISH_EVENT(psci_suspend_pwrdown_finish);
315
Soby Mathew991d42c2015-06-29 16:30:12 +0100316 /*
317 * Generic management: Now we just need to retrieve the
318 * information that we had stashed away during the suspend
319 * call to set this cpu on its way.
320 */
321 cm_prepare_el3_exit(NON_SECURE);
Soby Mathew991d42c2015-06-29 16:30:12 +0100322}