blob: d70c9aee14a37d62a44bae86c6d483911e5fc325 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diaze40306b2017-01-13 15:03:07 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __ARCH_HELPERS_H__
32#define __ARCH_HELPERS_H__
33
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010034#include <arch.h> /* for additional register definitions */
35#include <cdefs.h> /* For __dead2 */
36#include <stdint.h>
Antonio Nino Diaze40306b2017-01-13 15:03:07 +000037#include <sys/types.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010038
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010039/**********************************************************************
40 * Macros which create inline functions to read or write CPU system
41 * registers
42 *********************************************************************/
43
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000044#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
45static inline uint64_t read_ ## _name(void) \
46{ \
47 uint64_t v; \
48 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
49 return v; \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010050}
51
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000052#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
53static inline void write_ ## _name(uint64_t v) \
54{ \
55 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010056}
57
58#define _DEFINE_SYSREG_WRITE_CONST_FUNC(_name, _reg_name) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000059static inline void write_ ## _name(const uint64_t v) \
60{ \
61 __asm__ volatile ("msr " #_reg_name ", %0" : : "i" (v)); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010062}
63
64/* Define read function for system register */
65#define DEFINE_SYSREG_READ_FUNC(_name) \
66 _DEFINE_SYSREG_READ_FUNC(_name, _name)
67
68/* Define read & write function for system register */
69#define DEFINE_SYSREG_RW_FUNCS(_name) \
70 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
71 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
72
73/* Define read & write function for renamed system register */
74#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
75 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
76 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
77
Achin Gupta92712a52015-09-03 14:18:02 +010078/* Define read function for renamed system register */
79#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
80 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
81
82/* Define write function for renamed system register */
83#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
84 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
85
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010086/* Define write function for special system registers */
87#define DEFINE_SYSREG_WRITE_CONST_FUNC(_name) \
88 _DEFINE_SYSREG_WRITE_CONST_FUNC(_name, _name)
89
90
91/**********************************************************************
92 * Macros to create inline functions for system instructions
93 *********************************************************************/
94
95/* Define function for simple system instruction */
96#define DEFINE_SYSOP_FUNC(_op) \
Juan Castillo2d552402014-06-13 17:05:10 +010097static inline void _op(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010098{ \
99 __asm__ (#_op); \
100}
101
102/* Define function for system instruction with type specifier */
103#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
Juan Castillo2d552402014-06-13 17:05:10 +0100104static inline void _op ## _type(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100105{ \
106 __asm__ (#_op " " #_type); \
107}
108
109/* Define function for system instruction with register parameter */
110#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
111static inline void _op ## _type(uint64_t v) \
112{ \
113 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
114}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100115
116/*******************************************************************************
117 * TLB maintenance accessor prototypes
118 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100119DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
120DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
121DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
122DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
123DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
124DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
125DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100126
127/*******************************************************************************
128 * Cache maintenance accessor prototypes
129 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100130DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
131DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
132DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
133DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
134DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
135DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
136DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
137DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
138
Varun Wadekar97625e32015-03-13 14:59:03 +0530139/*******************************************************************************
140 * Address translation accessor prototypes
141 ******************************************************************************/
142DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
143DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
144DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
145DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
146
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000147void flush_dcache_range(uintptr_t addr, size_t size);
148void clean_dcache_range(uintptr_t addr, size_t size);
149void inv_dcache_range(uintptr_t addr, size_t size);
150
151void dcsw_op_louis(u_register_t op_type);
152void dcsw_op_all(u_register_t op_type);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100153
Dan Handleya17fefa2014-05-14 12:38:32 +0100154void disable_mmu_el3(void);
155void disable_mmu_icache_el3(void);
Andrew Thoelke438c63a2014-04-28 12:06:18 +0100156
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157/*******************************************************************************
158 * Misc. accessor prototypes
159 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +0100160
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100161DEFINE_SYSREG_WRITE_CONST_FUNC(daifset)
162DEFINE_SYSREG_WRITE_CONST_FUNC(daifclr)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100163
Varun Wadekar97625e32015-03-13 14:59:03 +0530164DEFINE_SYSREG_READ_FUNC(par_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100165DEFINE_SYSREG_READ_FUNC(id_pfr1_el1)
166DEFINE_SYSREG_READ_FUNC(id_aa64pfr0_el1)
167DEFINE_SYSREG_READ_FUNC(CurrentEl)
168DEFINE_SYSREG_RW_FUNCS(daif)
169DEFINE_SYSREG_RW_FUNCS(spsr_el1)
170DEFINE_SYSREG_RW_FUNCS(spsr_el2)
171DEFINE_SYSREG_RW_FUNCS(spsr_el3)
172DEFINE_SYSREG_RW_FUNCS(elr_el1)
173DEFINE_SYSREG_RW_FUNCS(elr_el2)
174DEFINE_SYSREG_RW_FUNCS(elr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100175
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100176DEFINE_SYSOP_FUNC(wfi)
177DEFINE_SYSOP_FUNC(wfe)
178DEFINE_SYSOP_FUNC(sev)
179DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Soby Mathewed995662014-12-30 16:11:42 +0000180DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
Juan Castillo2e86cb12016-01-13 15:01:09 +0000181DEFINE_SYSOP_TYPE_FUNC(dmb, st)
182DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Soby Mathewed995662014-12-30 16:11:42 +0000183DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
184DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100185DEFINE_SYSOP_FUNC(isb)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100186
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100187uint32_t get_afflvl_shift(uint32_t);
188uint32_t mpidr_mask_lower_afflvls(uint64_t, uint32_t);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100189
Achin Gupta4f6ad662013-10-25 09:08:21 +0100190
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100191void __dead2 eret(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
192 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
193void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
194 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100195
196/*******************************************************************************
197 * System register accessor prototypes
198 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100199DEFINE_SYSREG_READ_FUNC(midr_el1)
200DEFINE_SYSREG_READ_FUNC(mpidr_el1)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000201DEFINE_SYSREG_READ_FUNC(id_aa64mmfr0_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100202
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100203DEFINE_SYSREG_RW_FUNCS(scr_el3)
204DEFINE_SYSREG_RW_FUNCS(hcr_el2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100205
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100206DEFINE_SYSREG_RW_FUNCS(vbar_el1)
207DEFINE_SYSREG_RW_FUNCS(vbar_el2)
208DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100209
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100210DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
211DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
212DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100213
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100214DEFINE_SYSREG_RW_FUNCS(actlr_el1)
215DEFINE_SYSREG_RW_FUNCS(actlr_el2)
216DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100217
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100218DEFINE_SYSREG_RW_FUNCS(esr_el1)
219DEFINE_SYSREG_RW_FUNCS(esr_el2)
220DEFINE_SYSREG_RW_FUNCS(esr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100221
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100222DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
223DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
224DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100225
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100226DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
227DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
228DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100229
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100230DEFINE_SYSREG_RW_FUNCS(far_el1)
231DEFINE_SYSREG_RW_FUNCS(far_el2)
232DEFINE_SYSREG_RW_FUNCS(far_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100233
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100234DEFINE_SYSREG_RW_FUNCS(mair_el1)
235DEFINE_SYSREG_RW_FUNCS(mair_el2)
236DEFINE_SYSREG_RW_FUNCS(mair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100237
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100238DEFINE_SYSREG_RW_FUNCS(amair_el1)
239DEFINE_SYSREG_RW_FUNCS(amair_el2)
240DEFINE_SYSREG_RW_FUNCS(amair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100241
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100242DEFINE_SYSREG_READ_FUNC(rvbar_el1)
243DEFINE_SYSREG_READ_FUNC(rvbar_el2)
244DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100245
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100246DEFINE_SYSREG_RW_FUNCS(rmr_el1)
247DEFINE_SYSREG_RW_FUNCS(rmr_el2)
248DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100249
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100250DEFINE_SYSREG_RW_FUNCS(tcr_el1)
251DEFINE_SYSREG_RW_FUNCS(tcr_el2)
252DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100253
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100254DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
255DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
256DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100257
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100258DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100259
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000260DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
261
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100262DEFINE_SYSREG_RW_FUNCS(cptr_el2)
263DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100264
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100265DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
266DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
267DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
268DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
269DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
270DEFINE_SYSREG_READ_FUNC(cntpct_el0)
271DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100272
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100273DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100274
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100275DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
276
Andrew Thoelke4e126072014-06-04 21:10:52 +0100277DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
278DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
developer550bf5e2016-07-11 16:05:23 +0800279DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
Andrew Thoelke4e126072014-06-04 21:10:52 +0100280
Soby Mathew26fb90e2015-01-06 21:36:55 +0000281DEFINE_SYSREG_READ_FUNC(isr_el1)
282
Dan Handley0cdebbd2015-03-30 17:15:16 +0100283DEFINE_SYSREG_READ_FUNC(ctr_el0)
284
David Cunado5f55e282016-10-31 17:37:34 +0000285DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
David Cunadoc14b08e2016-11-25 00:21:59 +0000286DEFINE_SYSREG_RW_FUNCS(hstr_el2)
287DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
David Cunado5f55e282016-10-31 17:37:34 +0000288DEFINE_SYSREG_READ_FUNC(pmcr_el0)
289
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100290DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
291DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
292DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
293DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100294DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
295DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
296DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
297DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
298DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
299DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
300DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
301DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100302
Achin Gupta4f6ad662013-10-25 09:08:21 +0100303
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100304#define IS_IN_EL(x) \
305 (GET_EL(read_CurrentEl()) == MODE_EL##x)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100306
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100307#define IS_IN_EL1() IS_IN_EL(1)
308#define IS_IN_EL3() IS_IN_EL(3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100309
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100310/* Previously defined accesor functions with incomplete register names */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100311
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100312#define read_current_el() read_CurrentEl()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100313
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100314#define dsb() dsbsy()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100315
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100316#define read_midr() read_midr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100317
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100318#define read_mpidr() read_mpidr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100319
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100320#define read_scr() read_scr_el3()
321#define write_scr(_v) write_scr_el3(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100322
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100323#define read_hcr() read_hcr_el2()
324#define write_hcr(_v) write_hcr_el2(_v)
Sandrine Bailleux25232af2014-05-09 11:23:11 +0100325
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100326#define read_cpacr() read_cpacr_el1()
327#define write_cpacr(_v) write_cpacr_el1(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100328
Achin Gupta4f6ad662013-10-25 09:08:21 +0100329#endif /* __ARCH_HELPERS_H__ */