blob: fc238b1d8cc851eb938d31355bb2a472c385bbef [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Madhukar Pappireddyd7419442020-01-27 15:38:26 -06002 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
Dan Handley9df48042015-03-19 18:58:55 +00009#include <arch.h>
10#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <common/bl_common.h>
12#include <common/debug.h>
13#include <drivers/console.h>
Ambroise Vincent9660dc12019-07-12 13:47:03 +010014#include <lib/debugfs.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/extensions/ras.h>
16#include <lib/mmio.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000018#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <plat/common/platform.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000020#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021
Dan Handley9df48042015-03-19 18:58:55 +000022/*
23 * Placeholder variables for copying the arguments that have been passed to
Juan Castillo7d199412015-12-14 09:35:25 +000024 * BL31 from BL2.
Dan Handley9df48042015-03-19 18:58:55 +000025 */
26static entry_point_info_t bl32_image_ep_info;
27static entry_point_info_t bl33_image_ep_info;
28
Soby Mathew7823d9e2018-10-14 08:13:44 +010029#if !RESET_TO_BL31
Soby Mathewaf14b462018-06-01 16:53:38 +010030/*
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010031 * Check that BL31_BASE is above ARM_FW_CONFIG_LIMIT. The reserved page
Soby Mathewaf14b462018-06-01 16:53:38 +010032 * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
33 */
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010034CASSERT(BL31_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl31_base_overflows);
Soby Mathew7823d9e2018-10-14 08:13:44 +010035#endif
Dan Handley9df48042015-03-19 18:58:55 +000036
37/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000038#pragma weak bl31_early_platform_setup2
Dan Handley9df48042015-03-19 18:58:55 +000039#pragma weak bl31_platform_setup
40#pragma weak bl31_plat_arch_setup
41#pragma weak bl31_plat_get_next_image_ep_info
Dan Handley9df48042015-03-19 18:58:55 +000042
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010043#define MAP_BL31_TOTAL MAP_REGION_FLAT( \
Soby Mathew7823d9e2018-10-14 08:13:44 +010044 BL31_START, \
45 BL31_END - BL31_START, \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010046 MT_MEMORY | MT_RW | MT_SECURE)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010047#if RECLAIM_INIT_CODE
48IMPORT_SYM(unsigned long, __INIT_CODE_START__, BL_INIT_CODE_BASE);
Alexei Fedorov2a0c36f2020-07-21 17:07:45 +010049IMPORT_SYM(unsigned long, __INIT_CODE_END__, BL_CODE_END_UNALIGNED);
50
51#define BL_INIT_CODE_END ((BL_CODE_END_UNALIGNED + PAGE_SIZE - 1) & \
52 ~(PAGE_SIZE - 1))
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010053
54#define MAP_BL_INIT_CODE MAP_REGION_FLAT( \
55 BL_INIT_CODE_BASE, \
56 BL_INIT_CODE_END \
57 - BL_INIT_CODE_BASE, \
58 MT_CODE | MT_SECURE)
59#endif
Dan Handley9df48042015-03-19 18:58:55 +000060
Madhukar Pappireddyd7419442020-01-27 15:38:26 -060061#if SEPARATE_NOBITS_REGION
62#define MAP_BL31_NOBITS MAP_REGION_FLAT( \
63 BL31_NOBITS_BASE, \
64 BL31_NOBITS_LIMIT \
65 - BL31_NOBITS_BASE, \
66 MT_MEMORY | MT_RW | MT_SECURE)
67
68#endif
Dan Handley9df48042015-03-19 18:58:55 +000069/*******************************************************************************
70 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillo7d199412015-12-14 09:35:25 +000071 * security state specified. BL33 corresponds to the non-secure image type
72 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handley9df48042015-03-19 18:58:55 +000073 * if the image does not exist.
74 ******************************************************************************/
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020075struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Dan Handley9df48042015-03-19 18:58:55 +000076{
77 entry_point_info_t *next_image_info;
78
79 assert(sec_state_is_valid(type));
80 next_image_info = (type == NON_SECURE)
81 ? &bl33_image_ep_info : &bl32_image_ep_info;
82 /*
83 * None of the images on the ARM development platforms can have 0x0
84 * as the entrypoint
85 */
86 if (next_image_info->pc)
87 return next_image_info;
88 else
89 return NULL;
90}
91
92/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +000093 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handley9df48042015-03-19 18:58:55 +000094 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
John Tsichritzisd653d332018-09-14 10:34:57 +010095 * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
Dan Handley9df48042015-03-19 18:58:55 +000096 * done before the MMU is initialized so that the memory layout can be used
97 * while creating page tables. BL2 has flushed this information to memory, so
98 * we are guaranteed to pick up good data.
99 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100100void __init arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000101 uintptr_t hw_config, void *plat_params_from_bl2)
Dan Handley9df48042015-03-19 18:58:55 +0000102{
103 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100104 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +0000105
106#if RESET_TO_BL31
Juan Castillo7d199412015-12-14 09:35:25 +0000107 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handley9df48042015-03-19 18:58:55 +0000108 assert(from_bl2 == NULL);
109 assert(plat_params_from_bl2 == NULL);
110
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100111# ifdef BL32_BASE
Juan Castillo7d199412015-12-14 09:35:25 +0000112 /* Populate entry point information for BL32 */
Dan Handley9df48042015-03-19 18:58:55 +0000113 SET_PARAM_HEAD(&bl32_image_ep_info,
114 PARAM_EP,
115 VERSION_1,
116 0);
117 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
118 bl32_image_ep_info.pc = BL32_BASE;
119 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Manish Pandey18a0c3e2020-07-16 00:38:59 +0100120
121#if defined(SPD_spmd)
122 /* SPM (hafnium in secure world) expects SPM Core manifest base address
123 * in x0, which in !RESET_TO_BL31 case loaded after base of non shared
124 * SRAM(after 4KB offset of SRAM). But in RESET_TO_BL31 case all non
125 * shared SRAM is allocated to BL31, so to avoid overwriting of manifest
126 * keep it in the last page.
127 */
128 bl32_image_ep_info.args.arg0 = ARM_TRUSTED_SRAM_BASE +
129 PLAT_ARM_TRUSTED_SRAM_SIZE - PAGE_SIZE;
130#endif
131
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100132# endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000133
Juan Castillo7d199412015-12-14 09:35:25 +0000134 /* Populate entry point information for BL33 */
Dan Handley9df48042015-03-19 18:58:55 +0000135 SET_PARAM_HEAD(&bl33_image_ep_info,
136 PARAM_EP,
137 VERSION_1,
138 0);
139 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000140 * Tell BL31 where the non-trusted software image
Dan Handley9df48042015-03-19 18:58:55 +0000141 * is located and the entry state information
142 */
143 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew4876ae32016-05-09 17:20:10 +0100144
Dan Handley9df48042015-03-19 18:58:55 +0000145 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
146 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
147
Manish Pandey18a0c3e2020-07-16 00:38:59 +0100148#if defined(SPD_spmd) && !(ARM_LINUX_KERNEL_AS_BL33)
149 /*
150 * Hafnium in normal world expects its manifest address in x0, which
151 * is loaded at base of DRAM.
152 */
153 bl33_image_ep_info.args.arg0 = (u_register_t)ARM_DRAM1_BASE;
154#endif
155
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100156# if ARM_LINUX_KERNEL_AS_BL33
157 /*
158 * According to the file ``Documentation/arm64/booting.txt`` of the
159 * Linux kernel tree, Linux expects the physical address of the device
160 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
161 * must be 0.
162 */
163 bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
164 bl33_image_ep_info.args.arg1 = 0U;
165 bl33_image_ep_info.args.arg2 = 0U;
166 bl33_image_ep_info.args.arg3 = 0U;
167# endif
168
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100169#else /* RESET_TO_BL31 */
170
Dan Handley9df48042015-03-19 18:58:55 +0000171 /*
172 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillo7d199412015-12-14 09:35:25 +0000173 * to verify platform parameters from BL2 to BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000174 * In release builds, it's not used.
175 */
176 assert(((unsigned long long)plat_params_from_bl2) ==
177 ARM_BL31_PLAT_PARAM_VAL);
178
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100179 /*
180 * Check params passed from BL2 should not be NULL,
181 */
182 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
183 assert(params_from_bl2 != NULL);
184 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
185 assert(params_from_bl2->h.version >= VERSION_2);
186
187 bl_params_node_t *bl_params = params_from_bl2->head;
188
189 /*
190 * Copy BL33 and BL32 (if present), entry point information.
191 * They are stored in Secure RAM, in BL2's address space.
192 */
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100193 while (bl_params != NULL) {
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100194 if (bl_params->image_id == BL32_IMAGE_ID)
195 bl32_image_ep_info = *bl_params->ep_info;
196
197 if (bl_params->image_id == BL33_IMAGE_ID)
198 bl33_image_ep_info = *bl_params->ep_info;
199
200 bl_params = bl_params->next_params_info;
201 }
202
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100203 if (bl33_image_ep_info.pc == 0U)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100204 panic();
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100205#endif /* RESET_TO_BL31 */
Dan Handley9df48042015-03-19 18:58:55 +0000206}
207
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000208void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
209 u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +0000210{
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000211 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Dan Handley9df48042015-03-19 18:58:55 +0000212
213 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000214 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000215 * No need for locks as no other CPU is active.
216 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000217 plat_arm_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100218
Dan Handley9df48042015-03-19 18:58:55 +0000219 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000220 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100221 * Earlier bootloader stages might already do this (e.g. Trusted
222 * Firmware's BL1 does it) but we can't assume so. There is no harm in
223 * executing this code twice anyway.
Dan Handley9df48042015-03-19 18:58:55 +0000224 * Platform specific PSCI code will enable coherency for other
225 * clusters.
226 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000227 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000228}
229
230/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000231 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handley9df48042015-03-19 18:58:55 +0000232 ******************************************************************************/
233void arm_bl31_platform_setup(void)
234{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000235 /* Initialize the GIC driver, cpu and distributor interfaces */
236 plat_arm_gic_driver_init();
Dan Handley9df48042015-03-19 18:58:55 +0000237 plat_arm_gic_init();
Dan Handley9df48042015-03-19 18:58:55 +0000238
239#if RESET_TO_BL31
240 /*
241 * Do initial security configuration to allow DRAM/device access
242 * (if earlier BL has not already done so).
243 */
244 plat_arm_security_setup();
245
Roberto Vargas550eb082018-01-05 16:00:05 +0000246#if defined(PLAT_ARM_MEM_PROT_ADDR)
247 arm_nor_psci_do_dyn_mem_protect();
248#endif /* PLAT_ARM_MEM_PROT_ADDR */
249
Dan Handley9df48042015-03-19 18:58:55 +0000250#endif /* RESET_TO_BL31 */
251
252 /* Enable and initialize the System level generic timer */
253 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100254 CNTCR_FCREQ(0U) | CNTCR_EN);
Dan Handley9df48042015-03-19 18:58:55 +0000255
256 /* Allow access to the System counter timer module */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100257 arm_configure_sys_timer();
Dan Handley9df48042015-03-19 18:58:55 +0000258
259 /* Initialize power controller before setting up topology */
260 plat_arm_pwrc_setup();
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000261
262#if RAS_EXTENSION
263 ras_init();
264#endif
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100265
266#if USE_DEBUGFS
267 debugfs_init();
268#endif /* USE_DEBUGFS */
Dan Handley9df48042015-03-19 18:58:55 +0000269}
270
Soby Mathew2fd66be2015-12-09 11:38:43 +0000271/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000272 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew2fd66be2015-12-09 11:38:43 +0000273 * standard platforms
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100274 * Perform BL31 platform setup
Soby Mathew2fd66be2015-12-09 11:38:43 +0000275 ******************************************************************************/
276void arm_bl31_plat_runtime_setup(void)
277{
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100278 console_switch_state(CONSOLE_FLAG_RUNTIME);
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100279
Soby Mathew2fd66be2015-12-09 11:38:43 +0000280 /* Initialize the runtime console */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100281 arm_console_runtime_init();
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000282
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100283#if RECLAIM_INIT_CODE
284 arm_free_init_memory();
285#endif
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000286
287#if PLAT_RO_XLAT_TABLES
288 arm_xlat_make_tables_readonly();
289#endif
Soby Mathew2fd66be2015-12-09 11:38:43 +0000290}
291
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100292#if RECLAIM_INIT_CODE
293/*
294 * Zero out and make RW memory used to store image boot time code so it can
295 * be reclaimed during runtime
296 */
297void arm_free_init_memory(void)
298{
299 int ret = xlat_change_mem_attributes(BL_INIT_CODE_BASE,
300 BL_INIT_CODE_END - BL_INIT_CODE_BASE,
301 MT_RW_DATA);
302
303 if (ret != 0) {
304 ERROR("Could not reclaim initialization code");
305 panic();
306 }
307}
308#endif
309
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100310void __init bl31_platform_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000311{
312 arm_bl31_platform_setup();
313}
314
Soby Mathew2fd66be2015-12-09 11:38:43 +0000315void bl31_plat_runtime_setup(void)
316{
317 arm_bl31_plat_runtime_setup();
318}
319
Dan Handley9df48042015-03-19 18:58:55 +0000320/*******************************************************************************
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100321 * Perform the very early platform specific architectural setup shared between
322 * ARM standard platforms. This only does basic initialization. Later
323 * architectural setup (bl31_arch_setup()) does not do anything platform
324 * specific.
Dan Handley9df48042015-03-19 18:58:55 +0000325 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100326void __init arm_bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000327{
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100328 const mmap_region_t bl_regions[] = {
329 MAP_BL31_TOTAL,
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100330#if RECLAIM_INIT_CODE
331 MAP_BL_INIT_CODE,
332#endif
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600333#if SEPARATE_NOBITS_REGION
334 MAP_BL31_NOBITS,
335#endif
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100336 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100337#if USE_ROMLIB
338 ARM_MAP_ROMLIB_CODE,
339 ARM_MAP_ROMLIB_DATA,
340#endif
Dan Handley9df48042015-03-19 18:58:55 +0000341#if USE_COHERENT_MEM
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100342 ARM_MAP_BL_COHERENT_RAM,
Dan Handley9df48042015-03-19 18:58:55 +0000343#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100344 {0}
345 };
346
Roberto Vargas344ff022018-10-19 16:44:18 +0100347 setup_page_tables(bl_regions, plat_arm_get_mmap());
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100348
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100349 enable_mmu_el3(0);
Roberto Vargase3adc372018-05-23 09:27:06 +0100350
351 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000352}
353
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100354void __init bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000355{
356 arm_bl31_plat_arch_setup();
357}