blob: fef53761c219dd3cad58e77313edfdeb055adeea [file] [log] [blame]
Achin Gupta1fa7eb62015-11-03 14:18:34 +00001/*
Paul Beesley1fbc97b2019-01-11 18:26:51 +00002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta1fa7eb62015-11-03 14:18:34 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta1fa7eb62015-11-03 14:18:34 +00005 */
6
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -05007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <platform_def.h>
9
10#include <common/interrupt_props.h>
11#include <drivers/arm/gicv3.h>
12#include <lib/utils.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000013#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000014#include <plat/common/platform.h>
15
Achin Gupta1fa7eb62015-11-03 14:18:34 +000016/******************************************************************************
17 * The following functions are defined as weak to allow a platform to override
18 * the way the GICv3 driver is initialised and used.
19 *****************************************************************************/
20#pragma weak plat_arm_gic_driver_init
21#pragma weak plat_arm_gic_init
22#pragma weak plat_arm_gic_cpuif_enable
23#pragma weak plat_arm_gic_cpuif_disable
24#pragma weak plat_arm_gic_pcpu_init
Jeenu Viswambharan78132c92016-12-09 11:12:34 +000025#pragma weak plat_arm_gic_redistif_on
26#pragma weak plat_arm_gic_redistif_off
Achin Gupta1fa7eb62015-11-03 14:18:34 +000027
28/* The GICv3 driver only needs to be initialized in EL3 */
Soby Mathewcf022c52016-01-13 17:06:00 +000029static uintptr_t rdistif_base_addrs[PLATFORM_CORE_COUNT];
Achin Gupta1fa7eb62015-11-03 14:18:34 +000030
Jeenu Viswambharan723dce02017-09-22 08:59:59 +010031static const interrupt_prop_t arm_interrupt_props[] = {
32 PLAT_ARM_G1S_IRQ_PROPS(INTR_GROUP1S),
33 PLAT_ARM_G0_IRQ_PROPS(INTR_GROUP0)
Achin Gupta1fa7eb62015-11-03 14:18:34 +000034};
35
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000036/*
Soby Mathew9ca28062017-10-11 16:08:58 +010037 * We save and restore the GICv3 context on system suspend. Allocate the
Soby Mathew12cdcd22018-10-12 16:26:20 +010038 * data in the designated EL3 Secure carve-out memory. The `volatile`
39 * is used to prevent the compiler from removing the gicv3 contexts even
40 * though the DEFINE_LOAD_SYM_ADDR creates a dummy reference to it.
Soby Mathew9ca28062017-10-11 16:08:58 +010041 */
Soby Mathew12cdcd22018-10-12 16:26:20 +010042static volatile gicv3_redist_ctx_t rdist_ctx __section("arm_el3_tzc_dram");
43static volatile gicv3_dist_ctx_t dist_ctx __section("arm_el3_tzc_dram");
44
45/* Define accessor function to get reference to the GICv3 context */
46DEFINE_LOAD_SYM_ADDR(rdist_ctx)
47DEFINE_LOAD_SYM_ADDR(dist_ctx)
Soby Mathew9ca28062017-10-11 16:08:58 +010048
49/*
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000050 * MPIDR hashing function for translating MPIDRs read from GICR_TYPER register
51 * to core position.
52 *
53 * Calculating core position is dependent on MPIDR_EL1.MT bit. However, affinity
54 * values read from GICR_TYPER don't have an MT field. To reuse the same
55 * translation used for CPUs, we insert MT bit read from the PE's MPIDR into
56 * that read from GICR_TYPER.
57 *
58 * Assumptions:
59 *
60 * - All CPUs implemented in the system have MPIDR_EL1.MT bit set;
61 * - No CPUs implemented in the system use affinity level 3.
62 */
63static unsigned int arm_gicv3_mpidr_hash(u_register_t mpidr)
64{
65 mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK);
66 return plat_arm_calc_core_pos(mpidr);
67}
68
Roberto Vargas2ca18d92018-02-12 12:36:17 +000069static const gicv3_driver_data_t arm_gic_data __unused = {
Achin Gupta1fa7eb62015-11-03 14:18:34 +000070 .gicd_base = PLAT_ARM_GICD_BASE,
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -050071 .gicr_base = 0U,
Jeenu Viswambharan723dce02017-09-22 08:59:59 +010072 .interrupt_props = arm_interrupt_props,
73 .interrupt_props_num = ARRAY_SIZE(arm_interrupt_props),
Achin Gupta1fa7eb62015-11-03 14:18:34 +000074 .rdistif_num = PLATFORM_CORE_COUNT,
75 .rdistif_base_addrs = rdistif_base_addrs,
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000076 .mpidr_to_core_pos = arm_gicv3_mpidr_hash
Achin Gupta1fa7eb62015-11-03 14:18:34 +000077};
78
Daniel Boulby844b4872018-09-18 13:36:39 +010079void __init plat_arm_gic_driver_init(void)
Achin Gupta1fa7eb62015-11-03 14:18:34 +000080{
81 /*
82 * The GICv3 driver is initialized in EL3 and does not need
83 * to be initialized again in SEL1. This is because the S-EL1
84 * can use GIC system registers to manage interrupts and does
85 * not need GIC interface base addresses to be configured.
86 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -070087#if (!defined(__aarch64__) && defined(IMAGE_BL32)) || \
88 (defined(__aarch64__) && defined(IMAGE_BL31))
Achin Gupta1fa7eb62015-11-03 14:18:34 +000089 gicv3_driver_init(&arm_gic_data);
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -050090
91 if (gicv3_rdistif_probe(PLAT_ARM_GICR_BASE) == -1) {
92 ERROR("No GICR base frame found for Primary CPU\n");
93 panic();
94 }
Achin Gupta1fa7eb62015-11-03 14:18:34 +000095#endif
96}
97
98/******************************************************************************
99 * ARM common helper to initialize the GIC. Only invoked by BL31
100 *****************************************************************************/
Daniel Boulby844b4872018-09-18 13:36:39 +0100101void __init plat_arm_gic_init(void)
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000102{
103 gicv3_distif_init();
104 gicv3_rdistif_init(plat_my_core_pos());
105 gicv3_cpuif_enable(plat_my_core_pos());
106}
107
108/******************************************************************************
109 * ARM common helper to enable the GIC CPU interface
110 *****************************************************************************/
111void plat_arm_gic_cpuif_enable(void)
112{
113 gicv3_cpuif_enable(plat_my_core_pos());
114}
115
116/******************************************************************************
117 * ARM common helper to disable the GIC CPU interface
118 *****************************************************************************/
119void plat_arm_gic_cpuif_disable(void)
120{
121 gicv3_cpuif_disable(plat_my_core_pos());
122}
123
124/******************************************************************************
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -0500125 * ARM common helper function to iterate over all GICR frames and discover the
126 * corresponding per-cpu redistributor frame as well as initialize the
127 * corresponding interface in GICv3. At the moment, Arm platforms do not have
128 * non-contiguous GICR frames.
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000129 *****************************************************************************/
130void plat_arm_gic_pcpu_init(void)
131{
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -0500132 int result;
133
134 result = gicv3_rdistif_probe(PLAT_ARM_GICR_BASE);
135 if (result == -1) {
136 ERROR("No GICR base frame found for CPU 0x%lx\n", read_mpidr());
137 panic();
138 }
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000139 gicv3_rdistif_init(plat_my_core_pos());
140}
Jeenu Viswambharan78132c92016-12-09 11:12:34 +0000141
142/******************************************************************************
143 * ARM common helpers to power GIC redistributor interface
144 *****************************************************************************/
145void plat_arm_gic_redistif_on(void)
146{
147 gicv3_rdistif_on(plat_my_core_pos());
148}
149
150void plat_arm_gic_redistif_off(void)
151{
152 gicv3_rdistif_off(plat_my_core_pos());
153}
Soby Mathew9ca28062017-10-11 16:08:58 +0100154
155/******************************************************************************
156 * ARM common helper to save & restore the GICv3 on resume from system suspend
157 *****************************************************************************/
158void plat_arm_gic_save(void)
159{
Soby Mathew12cdcd22018-10-12 16:26:20 +0100160 gicv3_redist_ctx_t * const rdist_context =
161 (gicv3_redist_ctx_t *)LOAD_ADDR_OF(rdist_ctx);
162 gicv3_dist_ctx_t * const dist_context =
163 (gicv3_dist_ctx_t *)LOAD_ADDR_OF(dist_ctx);
Soby Mathew9ca28062017-10-11 16:08:58 +0100164
165 /*
166 * If an ITS is available, save its context before
167 * the Redistributor using:
168 * gicv3_its_save_disable(gits_base, &its_ctx[i])
Paul Beesley1fbc97b2019-01-11 18:26:51 +0000169 * Additionally, an implementation-defined sequence may
Soby Mathew9ca28062017-10-11 16:08:58 +0100170 * be required to save the whole ITS state.
171 */
172
173 /*
174 * Save the GIC Redistributors and ITS contexts before the
175 * Distributor context. As we only handle SYSTEM SUSPEND API,
176 * we only need to save the context of the CPU that is issuing
177 * the SYSTEM SUSPEND call, i.e. the current CPU.
178 */
Soby Mathew12cdcd22018-10-12 16:26:20 +0100179 gicv3_rdistif_save(plat_my_core_pos(), rdist_context);
Soby Mathew9ca28062017-10-11 16:08:58 +0100180
181 /* Save the GIC Distributor context */
Soby Mathew12cdcd22018-10-12 16:26:20 +0100182 gicv3_distif_save(dist_context);
Soby Mathew9ca28062017-10-11 16:08:58 +0100183
184 /*
185 * From here, all the components of the GIC can be safely powered down
186 * as long as there is an alternate way to handle wakeup interrupt
187 * sources.
188 */
189}
190
191void plat_arm_gic_resume(void)
192{
Soby Mathew12cdcd22018-10-12 16:26:20 +0100193 const gicv3_redist_ctx_t *rdist_context =
194 (gicv3_redist_ctx_t *)LOAD_ADDR_OF(rdist_ctx);
195 const gicv3_dist_ctx_t *dist_context =
196 (gicv3_dist_ctx_t *)LOAD_ADDR_OF(dist_ctx);
197
Soby Mathew9ca28062017-10-11 16:08:58 +0100198 /* Restore the GIC Distributor context */
Soby Mathew12cdcd22018-10-12 16:26:20 +0100199 gicv3_distif_init_restore(dist_context);
Soby Mathew9ca28062017-10-11 16:08:58 +0100200
201 /*
202 * Restore the GIC Redistributor and ITS contexts after the
203 * Distributor context. As we only handle SYSTEM SUSPEND API,
204 * we only need to restore the context of the CPU that issued
205 * the SYSTEM SUSPEND call.
206 */
Soby Mathew12cdcd22018-10-12 16:26:20 +0100207 gicv3_rdistif_init_restore(plat_my_core_pos(), rdist_context);
Soby Mathew9ca28062017-10-11 16:08:58 +0100208
209 /*
210 * If an ITS is available, restore its context after
211 * the Redistributor using:
212 * gicv3_its_restore(gits_base, &its_ctx[i])
213 * An implementation-defined sequence may be required to
214 * restore the whole ITS state. The ITS must also be
215 * re-enabled after this sequence has been executed.
216 */
217}