Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 1 | /* |
Dan Handley | 7607676 | 2015-03-19 19:26:52 +0000 | [diff] [blame] | 2 | * Copyright (c) 2014-2015, ARM Limited and Contributors. All rights reserved. |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
| 31 | #include <assert.h> |
Dan Handley | 714a0d2 | 2014-04-09 13:13:04 +0100 | [diff] [blame] | 32 | #include <debug.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 33 | #include <mmio.h> |
| 34 | #include <stddef.h> |
| 35 | #include <tzc400.h> |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 36 | |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 37 | /* |
| 38 | * Implementation defined values used to validate inputs later. |
| 39 | * Filters : max of 4 ; 0 to 3 |
| 40 | * Regions : max of 9 ; 0 to 8 |
| 41 | * Address width : Values between 32 to 64 |
| 42 | */ |
| 43 | typedef struct tzc_instance { |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 44 | uintptr_t base; |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 45 | uint8_t addr_width; |
| 46 | uint8_t num_filters; |
| 47 | uint8_t num_regions; |
| 48 | } tzc_instance_t; |
| 49 | |
| 50 | tzc_instance_t tzc; |
| 51 | |
| 52 | |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 53 | static inline uint32_t tzc_read_build_config(uintptr_t base) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 54 | { |
| 55 | return mmio_read_32(base + BUILD_CONFIG_OFF); |
| 56 | } |
| 57 | |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 58 | static inline uint32_t tzc_read_gate_keeper(uintptr_t base) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 59 | { |
| 60 | return mmio_read_32(base + GATE_KEEPER_OFF); |
| 61 | } |
| 62 | |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 63 | static inline void tzc_write_gate_keeper(uintptr_t base, uint32_t val) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 64 | { |
| 65 | mmio_write_32(base + GATE_KEEPER_OFF, val); |
| 66 | } |
| 67 | |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 68 | static inline void tzc_write_action(uintptr_t base, tzc_action_t action) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 69 | { |
| 70 | mmio_write_32(base + ACTION_OFF, action); |
| 71 | } |
| 72 | |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 73 | static inline void tzc_write_region_base_low(uintptr_t base, |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 74 | uint32_t region, |
| 75 | uint32_t val) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 76 | { |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 77 | mmio_write_32(base + REGION_BASE_LOW_OFF + |
| 78 | REGION_NUM_OFF(region), val); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 79 | } |
| 80 | |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 81 | static inline void tzc_write_region_base_high(uintptr_t base, |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 82 | uint32_t region, |
| 83 | uint32_t val) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 84 | { |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 85 | mmio_write_32(base + REGION_BASE_HIGH_OFF + |
| 86 | REGION_NUM_OFF(region), val); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 87 | } |
| 88 | |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 89 | static inline void tzc_write_region_top_low(uintptr_t base, |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 90 | uint32_t region, |
| 91 | uint32_t val) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 92 | { |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 93 | mmio_write_32(base + REGION_TOP_LOW_OFF + |
| 94 | REGION_NUM_OFF(region), val); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 95 | } |
| 96 | |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 97 | static inline void tzc_write_region_top_high(uintptr_t base, |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 98 | uint32_t region, |
| 99 | uint32_t val) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 100 | { |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 101 | mmio_write_32(base + REGION_TOP_HIGH_OFF + |
| 102 | REGION_NUM_OFF(region), val); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 103 | } |
| 104 | |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 105 | static inline void tzc_write_region_attributes(uintptr_t base, |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 106 | uint32_t region, |
| 107 | uint32_t val) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 108 | { |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 109 | mmio_write_32(base + REGION_ATTRIBUTES_OFF + |
| 110 | REGION_NUM_OFF(region), val); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 111 | } |
| 112 | |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 113 | static inline void tzc_write_region_id_access(uintptr_t base, |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 114 | uint32_t region, |
| 115 | uint32_t val) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 116 | { |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 117 | mmio_write_32(base + REGION_ID_ACCESS_OFF + |
| 118 | REGION_NUM_OFF(region), val); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 119 | } |
| 120 | |
Vikram Kanigiri | d602873 | 2015-10-20 16:55:26 +0100 | [diff] [blame] | 121 | static unsigned int tzc_read_peripheral_id(uintptr_t base) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 122 | { |
Vikram Kanigiri | d602873 | 2015-10-20 16:55:26 +0100 | [diff] [blame] | 123 | unsigned int id; |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 124 | |
Vikram Kanigiri | d602873 | 2015-10-20 16:55:26 +0100 | [diff] [blame] | 125 | id = mmio_read_8(base + PID0_OFF); |
| 126 | /* Masks jep106_id_3_0 part in PID1 */ |
| 127 | id |= ((mmio_read_8(base + PID1_OFF) & 0xF) << 8); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 128 | |
| 129 | return id; |
| 130 | } |
| 131 | |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 132 | static uint32_t tzc_get_gate_keeper(uintptr_t base, uint8_t filter) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 133 | { |
| 134 | uint32_t tmp; |
| 135 | |
| 136 | tmp = (tzc_read_gate_keeper(base) >> GATE_KEEPER_OS_SHIFT) & |
| 137 | GATE_KEEPER_OS_MASK; |
| 138 | |
Juan Castillo | f558cac | 2014-06-05 09:45:36 +0100 | [diff] [blame] | 139 | return (tmp >> filter) & GATE_KEEPER_FILTER_MASK; |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 140 | } |
| 141 | |
| 142 | /* This function is not MP safe. */ |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 143 | static void tzc_set_gate_keeper(uintptr_t base, uint8_t filter, uint32_t val) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 144 | { |
| 145 | uint32_t tmp; |
| 146 | |
| 147 | /* Upper half is current state. Lower half is requested state. */ |
| 148 | tmp = (tzc_read_gate_keeper(base) >> GATE_KEEPER_OS_SHIFT) & |
| 149 | GATE_KEEPER_OS_MASK; |
| 150 | |
| 151 | if (val) |
| 152 | tmp |= (1 << filter); |
| 153 | else |
| 154 | tmp &= ~(1 << filter); |
| 155 | |
| 156 | tzc_write_gate_keeper(base, (tmp & GATE_KEEPER_OR_MASK) << |
| 157 | GATE_KEEPER_OR_SHIFT); |
| 158 | |
| 159 | /* Wait here until we see the change reflected in the TZC status. */ |
| 160 | while (((tzc_read_gate_keeper(base) >> GATE_KEEPER_OS_SHIFT) & |
| 161 | GATE_KEEPER_OS_MASK) != tmp) |
| 162 | ; |
| 163 | } |
| 164 | |
| 165 | |
Juan Castillo | 7f1f062 | 2014-09-09 09:49:23 +0100 | [diff] [blame] | 166 | void tzc_init(uintptr_t base) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 167 | { |
Vikram Kanigiri | d602873 | 2015-10-20 16:55:26 +0100 | [diff] [blame] | 168 | unsigned int tzc_id; |
| 169 | unsigned int tzc_build; |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 170 | |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 171 | assert(base); |
Vikram Kanigiri | d602873 | 2015-10-20 16:55:26 +0100 | [diff] [blame] | 172 | |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 173 | tzc.base = base; |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 174 | |
| 175 | /* |
Vikram Kanigiri | d602873 | 2015-10-20 16:55:26 +0100 | [diff] [blame] | 176 | * We expect to see a tzc400. Check peripheral ID. |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 177 | */ |
Vikram Kanigiri | d602873 | 2015-10-20 16:55:26 +0100 | [diff] [blame] | 178 | tzc_id = tzc_read_peripheral_id(tzc.base); |
| 179 | if (tzc_id != TZC400_PERIPHERAL_ID) { |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 180 | ERROR("TZC : Wrong device ID (0x%x).\n", tzc_id); |
| 181 | panic(); |
| 182 | } |
| 183 | |
| 184 | /* Save values we will use later. */ |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 185 | tzc_build = tzc_read_build_config(tzc.base); |
| 186 | tzc.num_filters = ((tzc_build >> BUILD_CONFIG_NF_SHIFT) & |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 187 | BUILD_CONFIG_NF_MASK) + 1; |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 188 | tzc.addr_width = ((tzc_build >> BUILD_CONFIG_AW_SHIFT) & |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 189 | BUILD_CONFIG_AW_MASK) + 1; |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 190 | tzc.num_regions = ((tzc_build >> BUILD_CONFIG_NR_SHIFT) & |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 191 | BUILD_CONFIG_NR_MASK) + 1; |
| 192 | } |
| 193 | |
Dan Handley | 7607676 | 2015-03-19 19:26:52 +0000 | [diff] [blame] | 194 | /* |
| 195 | * `tzc_configure_region0` is used to program region 0 into the TrustZone |
| 196 | * controller. Region 0 covers the whole address space that is not mapped |
| 197 | * to any other region, and is enabled on all filters; this cannot be |
| 198 | * changed. This function only changes the access permissions. |
| 199 | */ |
| 200 | void tzc_configure_region0(tzc_region_attributes_t sec_attr, |
| 201 | uint32_t ns_device_access) |
| 202 | { |
| 203 | assert(tzc.base); |
| 204 | |
| 205 | VERBOSE("TZC : Configuring region 0 (sec_attr=0x%x, ns_devs=0x%x)\n", |
| 206 | sec_attr, ns_device_access); |
| 207 | |
| 208 | assert(sec_attr <= TZC_REGION_S_RDWR); |
| 209 | |
| 210 | /* Set secure attributes on region 0 */ |
| 211 | tzc_write_region_attributes(tzc.base, 0, |
| 212 | sec_attr << REG_ATTR_SEC_SHIFT); |
| 213 | |
| 214 | /* |
| 215 | * Specify which non-secure devices have permission to access |
| 216 | * region 0. |
| 217 | */ |
| 218 | tzc_write_region_id_access(tzc.base, 0, ns_device_access); |
| 219 | } |
| 220 | |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 221 | |
| 222 | /* |
| 223 | * `tzc_configure_region` is used to program regions into the TrustZone |
| 224 | * controller. A region can be associated with more than one filter. The |
| 225 | * associated filters are passed in as a bitmap (bit0 = filter0). |
| 226 | * NOTE: |
Dan Handley | 7607676 | 2015-03-19 19:26:52 +0000 | [diff] [blame] | 227 | * Region 0 is special; it is preferable to use tzc_configure_region0 |
| 228 | * for this region (see comment for that function). |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 229 | */ |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 230 | void tzc_configure_region(uint32_t filters, |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 231 | uint8_t region, |
| 232 | uint64_t region_base, |
| 233 | uint64_t region_top, |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 234 | tzc_region_attributes_t sec_attr, |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 235 | uint32_t ns_device_access) |
| 236 | { |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 237 | assert(tzc.base); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 238 | |
Dan Handley | 7607676 | 2015-03-19 19:26:52 +0000 | [diff] [blame] | 239 | VERBOSE("TZC : Configuring region (filters=0x%x, region=%d, ...\n", |
| 240 | filters, region); |
| 241 | VERBOSE("TZC : ... base=0x%lx, top=0x%lx, ...\n", |
| 242 | region_base, region_top); |
| 243 | VERBOSE("TZC : ... sec_attr=0x%x, ns_devs=0x%x)\n", |
| 244 | sec_attr, ns_device_access); |
| 245 | |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 246 | /* Do range checks on filters and regions. */ |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 247 | assert(((filters >> tzc.num_filters) == 0) && |
| 248 | (region < tzc.num_regions)); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 249 | |
| 250 | /* |
| 251 | * Do address range check based on TZC configuration. A 64bit address is |
| 252 | * the max and expected case. |
| 253 | */ |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 254 | assert(((region_top <= (UINT64_MAX >> (64 - tzc.addr_width))) && |
| 255 | (region_base < region_top))); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 256 | |
| 257 | /* region_base and (region_top + 1) must be 4KB aligned */ |
| 258 | assert(((region_base | (region_top + 1)) & (4096 - 1)) == 0); |
| 259 | |
| 260 | assert(sec_attr <= TZC_REGION_S_RDWR); |
| 261 | |
| 262 | /* |
| 263 | * Inputs look ok, start programming registers. |
| 264 | * All the address registers are 32 bits wide and have a LOW and HIGH |
| 265 | * component used to construct a up to a 64bit address. |
| 266 | */ |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 267 | tzc_write_region_base_low(tzc.base, region, |
| 268 | (uint32_t)(region_base)); |
| 269 | tzc_write_region_base_high(tzc.base, region, |
| 270 | (uint32_t)(region_base >> 32)); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 271 | |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 272 | tzc_write_region_top_low(tzc.base, region, |
| 273 | (uint32_t)(region_top)); |
| 274 | tzc_write_region_top_high(tzc.base, region, |
| 275 | (uint32_t)(region_top >> 32)); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 276 | |
| 277 | /* Assign the region to a filter and set secure attributes */ |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 278 | tzc_write_region_attributes(tzc.base, region, |
Juan Castillo | 921b877 | 2014-09-05 17:29:38 +0100 | [diff] [blame] | 279 | (sec_attr << REG_ATTR_SEC_SHIFT) | filters); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 280 | |
| 281 | /* |
| 282 | * Specify which non-secure devices have permission to access this |
| 283 | * region. |
| 284 | */ |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 285 | tzc_write_region_id_access(tzc.base, region, ns_device_access); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 286 | } |
| 287 | |
| 288 | |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 289 | void tzc_set_action(tzc_action_t action) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 290 | { |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 291 | assert(tzc.base); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 292 | |
| 293 | /* |
| 294 | * - Currently no handler is provided to trap an error via interrupt |
| 295 | * or exception. |
| 296 | * - The interrupt action has not been tested. |
| 297 | */ |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 298 | tzc_write_action(tzc.base, action); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 299 | } |
| 300 | |
| 301 | |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 302 | void tzc_enable_filters(void) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 303 | { |
| 304 | uint32_t state; |
| 305 | uint32_t filter; |
| 306 | |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 307 | assert(tzc.base); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 308 | |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 309 | for (filter = 0; filter < tzc.num_filters; filter++) { |
| 310 | state = tzc_get_gate_keeper(tzc.base, filter); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 311 | if (state) { |
Juan Castillo | f558cac | 2014-06-05 09:45:36 +0100 | [diff] [blame] | 312 | /* The TZC filter is already configured. Changing the |
| 313 | * programmer's view in an active system can cause |
| 314 | * unpredictable behavior therefore panic for now rather |
| 315 | * than try to determine whether this is safe in this |
| 316 | * instance. See: |
| 317 | * http://infocenter.arm.com/help/index.jsp?\ |
| 318 | * topic=/com.arm.doc.ddi0504c/CJHHECBF.html */ |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 319 | ERROR("TZC : Filter %d Gatekeeper already enabled.\n", |
| 320 | filter); |
| 321 | panic(); |
| 322 | } |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 323 | tzc_set_gate_keeper(tzc.base, filter, 1); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 324 | } |
| 325 | } |
| 326 | |
| 327 | |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 328 | void tzc_disable_filters(void) |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 329 | { |
| 330 | uint32_t filter; |
| 331 | |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 332 | assert(tzc.base); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 333 | |
| 334 | /* |
| 335 | * We don't do the same state check as above as the Gatekeepers are |
| 336 | * disabled after reset. |
| 337 | */ |
Dan Handley | 53c843a | 2014-08-04 19:53:05 +0100 | [diff] [blame] | 338 | for (filter = 0; filter < tzc.num_filters; filter++) |
| 339 | tzc_set_gate_keeper(tzc.base, filter, 0); |
Harry Liebel | afd1ec7 | 2014-04-01 19:19:22 +0100 | [diff] [blame] | 340 | } |