blob: d7603128222af60b3d716e61ac8e582e40a732df [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Zelalem Aweke96c0bab2021-07-11 18:39:39 -05002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
Dan Handley9df48042015-03-19 18:58:55 +00009#include <arch.h>
10#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <common/bl_common.h>
12#include <common/debug.h>
13#include <drivers/console.h>
Ambroise Vincent9660dc12019-07-12 13:47:03 +010014#include <lib/debugfs.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/extensions/ras.h>
Zelalem Aweke5085abd2021-07-13 17:19:54 -050016#include <lib/gpt/gpt.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/mmio.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <lib/xlat_tables/xlat_tables_compat.h>
Zelalem Aweke5085abd2021-07-13 17:19:54 -050019#include <plat/arm/common/arm_pas_def.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000020#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <plat/common/platform.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000022#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023
Dan Handley9df48042015-03-19 18:58:55 +000024/*
25 * Placeholder variables for copying the arguments that have been passed to
Juan Castillo7d199412015-12-14 09:35:25 +000026 * BL31 from BL2.
Dan Handley9df48042015-03-19 18:58:55 +000027 */
28static entry_point_info_t bl32_image_ep_info;
29static entry_point_info_t bl33_image_ep_info;
Zelalem Aweke96c0bab2021-07-11 18:39:39 -050030#if ENABLE_RME
31static entry_point_info_t rmm_image_ep_info;
32#endif
Dan Handley9df48042015-03-19 18:58:55 +000033
Soby Mathew7823d9e2018-10-14 08:13:44 +010034#if !RESET_TO_BL31
Soby Mathewaf14b462018-06-01 16:53:38 +010035/*
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010036 * Check that BL31_BASE is above ARM_FW_CONFIG_LIMIT. The reserved page
Soby Mathewaf14b462018-06-01 16:53:38 +010037 * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
38 */
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010039CASSERT(BL31_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl31_base_overflows);
Soby Mathew7823d9e2018-10-14 08:13:44 +010040#endif
Dan Handley9df48042015-03-19 18:58:55 +000041
42/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000043#pragma weak bl31_early_platform_setup2
Dan Handley9df48042015-03-19 18:58:55 +000044#pragma weak bl31_platform_setup
45#pragma weak bl31_plat_arch_setup
46#pragma weak bl31_plat_get_next_image_ep_info
Dan Handley9df48042015-03-19 18:58:55 +000047
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010048#define MAP_BL31_TOTAL MAP_REGION_FLAT( \
Soby Mathew7823d9e2018-10-14 08:13:44 +010049 BL31_START, \
50 BL31_END - BL31_START, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050051 MT_MEMORY | MT_RW | EL3_PAS)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010052#if RECLAIM_INIT_CODE
53IMPORT_SYM(unsigned long, __INIT_CODE_START__, BL_INIT_CODE_BASE);
Alexei Fedorov2a0c36f2020-07-21 17:07:45 +010054IMPORT_SYM(unsigned long, __INIT_CODE_END__, BL_CODE_END_UNALIGNED);
David Horstmann8f15ca32020-10-14 15:17:49 +010055IMPORT_SYM(unsigned long, __STACKS_END__, BL_STACKS_END_UNALIGNED);
Alexei Fedorov2a0c36f2020-07-21 17:07:45 +010056
57#define BL_INIT_CODE_END ((BL_CODE_END_UNALIGNED + PAGE_SIZE - 1) & \
58 ~(PAGE_SIZE - 1))
David Horstmann8f15ca32020-10-14 15:17:49 +010059#define BL_STACKS_END ((BL_STACKS_END_UNALIGNED + PAGE_SIZE - 1) & \
60 ~(PAGE_SIZE - 1))
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010061
62#define MAP_BL_INIT_CODE MAP_REGION_FLAT( \
63 BL_INIT_CODE_BASE, \
64 BL_INIT_CODE_END \
65 - BL_INIT_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050066 MT_CODE | EL3_PAS)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010067#endif
Dan Handley9df48042015-03-19 18:58:55 +000068
Madhukar Pappireddyd7419442020-01-27 15:38:26 -060069#if SEPARATE_NOBITS_REGION
70#define MAP_BL31_NOBITS MAP_REGION_FLAT( \
71 BL31_NOBITS_BASE, \
72 BL31_NOBITS_LIMIT \
73 - BL31_NOBITS_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050074 MT_MEMORY | MT_RW | EL3_PAS)
Madhukar Pappireddyd7419442020-01-27 15:38:26 -060075
76#endif
Dan Handley9df48042015-03-19 18:58:55 +000077/*******************************************************************************
78 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillo7d199412015-12-14 09:35:25 +000079 * security state specified. BL33 corresponds to the non-secure image type
80 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handley9df48042015-03-19 18:58:55 +000081 * if the image does not exist.
82 ******************************************************************************/
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020083struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Dan Handley9df48042015-03-19 18:58:55 +000084{
85 entry_point_info_t *next_image_info;
86
87 assert(sec_state_is_valid(type));
Zelalem Aweke96c0bab2021-07-11 18:39:39 -050088 if (type == NON_SECURE) {
89 next_image_info = &bl33_image_ep_info;
90 }
91#if ENABLE_RME
92 else if (type == REALM) {
93 next_image_info = &rmm_image_ep_info;
94 }
95#endif
96 else {
97 next_image_info = &bl32_image_ep_info;
98 }
99
Dan Handley9df48042015-03-19 18:58:55 +0000100 /*
101 * None of the images on the ARM development platforms can have 0x0
102 * as the entrypoint
103 */
104 if (next_image_info->pc)
105 return next_image_info;
106 else
107 return NULL;
108}
109
110/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000111 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handley9df48042015-03-19 18:58:55 +0000112 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
John Tsichritzisd653d332018-09-14 10:34:57 +0100113 * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
Dan Handley9df48042015-03-19 18:58:55 +0000114 * done before the MMU is initialized so that the memory layout can be used
115 * while creating page tables. BL2 has flushed this information to memory, so
116 * we are guaranteed to pick up good data.
117 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100118void __init arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000119 uintptr_t hw_config, void *plat_params_from_bl2)
Dan Handley9df48042015-03-19 18:58:55 +0000120{
121 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100122 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +0000123
124#if RESET_TO_BL31
Juan Castillo7d199412015-12-14 09:35:25 +0000125 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handley9df48042015-03-19 18:58:55 +0000126 assert(from_bl2 == NULL);
127 assert(plat_params_from_bl2 == NULL);
128
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100129# ifdef BL32_BASE
Juan Castillo7d199412015-12-14 09:35:25 +0000130 /* Populate entry point information for BL32 */
Dan Handley9df48042015-03-19 18:58:55 +0000131 SET_PARAM_HEAD(&bl32_image_ep_info,
132 PARAM_EP,
133 VERSION_1,
134 0);
135 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
136 bl32_image_ep_info.pc = BL32_BASE;
137 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Manish Pandey18a0c3e2020-07-16 00:38:59 +0100138
139#if defined(SPD_spmd)
140 /* SPM (hafnium in secure world) expects SPM Core manifest base address
141 * in x0, which in !RESET_TO_BL31 case loaded after base of non shared
142 * SRAM(after 4KB offset of SRAM). But in RESET_TO_BL31 case all non
143 * shared SRAM is allocated to BL31, so to avoid overwriting of manifest
144 * keep it in the last page.
145 */
146 bl32_image_ep_info.args.arg0 = ARM_TRUSTED_SRAM_BASE +
147 PLAT_ARM_TRUSTED_SRAM_SIZE - PAGE_SIZE;
148#endif
149
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100150# endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000151
Juan Castillo7d199412015-12-14 09:35:25 +0000152 /* Populate entry point information for BL33 */
Dan Handley9df48042015-03-19 18:58:55 +0000153 SET_PARAM_HEAD(&bl33_image_ep_info,
154 PARAM_EP,
155 VERSION_1,
156 0);
157 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000158 * Tell BL31 where the non-trusted software image
Dan Handley9df48042015-03-19 18:58:55 +0000159 * is located and the entry state information
160 */
161 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew4876ae32016-05-09 17:20:10 +0100162
Dan Handley9df48042015-03-19 18:58:55 +0000163 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
164 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
165
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100166#else /* RESET_TO_BL31 */
167
Dan Handley9df48042015-03-19 18:58:55 +0000168 /*
169 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillo7d199412015-12-14 09:35:25 +0000170 * to verify platform parameters from BL2 to BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000171 * In release builds, it's not used.
172 */
173 assert(((unsigned long long)plat_params_from_bl2) ==
174 ARM_BL31_PLAT_PARAM_VAL);
175
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100176 /*
177 * Check params passed from BL2 should not be NULL,
178 */
179 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
180 assert(params_from_bl2 != NULL);
181 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
182 assert(params_from_bl2->h.version >= VERSION_2);
183
184 bl_params_node_t *bl_params = params_from_bl2->head;
185
186 /*
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500187 * Copy BL33, BL32 and RMM (if present), entry point information.
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100188 * They are stored in Secure RAM, in BL2's address space.
189 */
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100190 while (bl_params != NULL) {
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500191 if (bl_params->image_id == BL32_IMAGE_ID) {
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100192 bl32_image_ep_info = *bl_params->ep_info;
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500193 }
194#if ENABLE_RME
195 else if (bl_params->image_id == RMM_IMAGE_ID) {
196 rmm_image_ep_info = *bl_params->ep_info;
197 }
198#endif
199 else if (bl_params->image_id == BL33_IMAGE_ID) {
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100200 bl33_image_ep_info = *bl_params->ep_info;
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500201 }
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100202
203 bl_params = bl_params->next_params_info;
204 }
205
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100206 if (bl33_image_ep_info.pc == 0U)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100207 panic();
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500208#if ENABLE_RME
209 if (rmm_image_ep_info.pc == 0U)
210 panic();
211#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100212#endif /* RESET_TO_BL31 */
Andre Przywara0f58c8a2021-02-08 17:40:17 +0000213
214# if ARM_LINUX_KERNEL_AS_BL33
215 /*
216 * According to the file ``Documentation/arm64/booting.txt`` of the
217 * Linux kernel tree, Linux expects the physical address of the device
218 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
219 * must be 0.
220 */
221 bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
222 bl33_image_ep_info.args.arg1 = 0U;
223 bl33_image_ep_info.args.arg2 = 0U;
224 bl33_image_ep_info.args.arg3 = 0U;
225# endif
Manish Pandeyea164e72021-04-09 16:18:41 +0100226
227#if defined(SPD_spmd)
228 /*
229 * Hafnium in normal world expects its manifest address in x0, In CI
230 * configuration manifest is preloaded at 0x80000000(start of DRAM).
231 */
232 bl33_image_ep_info.args.arg0 = (u_register_t)ARM_DRAM1_BASE;
233#endif
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500234
235#if ENABLE_RME
236 /*
237 * Initialise Granule Protection library and enable GPC
238 * for the primary processor. The tables were initialised
239 * in BL2, so there is no need to provide any PAS here.
240 */
241 gpt_init_params_t gpt_params = {
242 PLATFORM_PGS,
243 PLATFORM_PPS,
244 PLATFORM_L0GPTSZ,
245 NULL,
246 0U,
247 ARM_L0_GPT_ADDR_BASE, ARM_L0_GPT_SIZE,
248 ARM_L1_GPT_ADDR_BASE, ARM_L1_GPT_SIZE
249 };
250
251 /* Initialise the global granule tables. */
252 if (gpt_init(&gpt_params) < 0) {
253 panic();
254 }
255#endif /* ENABLE_RME */
Dan Handley9df48042015-03-19 18:58:55 +0000256}
257
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000258void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
259 u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +0000260{
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000261 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Dan Handley9df48042015-03-19 18:58:55 +0000262
263 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000264 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000265 * No need for locks as no other CPU is active.
266 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000267 plat_arm_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100268
Dan Handley9df48042015-03-19 18:58:55 +0000269 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000270 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100271 * Earlier bootloader stages might already do this (e.g. Trusted
272 * Firmware's BL1 does it) but we can't assume so. There is no harm in
273 * executing this code twice anyway.
Dan Handley9df48042015-03-19 18:58:55 +0000274 * Platform specific PSCI code will enable coherency for other
275 * clusters.
276 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000277 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000278}
279
280/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000281 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handley9df48042015-03-19 18:58:55 +0000282 ******************************************************************************/
283void arm_bl31_platform_setup(void)
284{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000285 /* Initialize the GIC driver, cpu and distributor interfaces */
286 plat_arm_gic_driver_init();
Dan Handley9df48042015-03-19 18:58:55 +0000287 plat_arm_gic_init();
Dan Handley9df48042015-03-19 18:58:55 +0000288
289#if RESET_TO_BL31
290 /*
291 * Do initial security configuration to allow DRAM/device access
292 * (if earlier BL has not already done so).
293 */
294 plat_arm_security_setup();
295
Roberto Vargas550eb082018-01-05 16:00:05 +0000296#if defined(PLAT_ARM_MEM_PROT_ADDR)
297 arm_nor_psci_do_dyn_mem_protect();
298#endif /* PLAT_ARM_MEM_PROT_ADDR */
299
Dan Handley9df48042015-03-19 18:58:55 +0000300#endif /* RESET_TO_BL31 */
301
302 /* Enable and initialize the System level generic timer */
303 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100304 CNTCR_FCREQ(0U) | CNTCR_EN);
Dan Handley9df48042015-03-19 18:58:55 +0000305
306 /* Allow access to the System counter timer module */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100307 arm_configure_sys_timer();
Dan Handley9df48042015-03-19 18:58:55 +0000308
309 /* Initialize power controller before setting up topology */
310 plat_arm_pwrc_setup();
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000311
312#if RAS_EXTENSION
313 ras_init();
314#endif
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100315
316#if USE_DEBUGFS
317 debugfs_init();
318#endif /* USE_DEBUGFS */
Dan Handley9df48042015-03-19 18:58:55 +0000319}
320
Soby Mathew2fd66be2015-12-09 11:38:43 +0000321/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000322 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew2fd66be2015-12-09 11:38:43 +0000323 * standard platforms
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100324 * Perform BL31 platform setup
Soby Mathew2fd66be2015-12-09 11:38:43 +0000325 ******************************************************************************/
326void arm_bl31_plat_runtime_setup(void)
327{
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100328 console_switch_state(CONSOLE_FLAG_RUNTIME);
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100329
Soby Mathew2fd66be2015-12-09 11:38:43 +0000330 /* Initialize the runtime console */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100331 arm_console_runtime_init();
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000332
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100333#if RECLAIM_INIT_CODE
334 arm_free_init_memory();
335#endif
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000336
337#if PLAT_RO_XLAT_TABLES
338 arm_xlat_make_tables_readonly();
339#endif
Soby Mathew2fd66be2015-12-09 11:38:43 +0000340}
341
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100342#if RECLAIM_INIT_CODE
343/*
David Horstmann8f15ca32020-10-14 15:17:49 +0100344 * Make memory for image boot time code RW to reclaim it as stack for the
345 * secondary cores, or RO where it cannot be reclaimed:
346 *
347 * |-------- INIT SECTION --------|
348 * -----------------------------------------
349 * | CORE 0 | CORE 1 | CORE 2 | EXTRA |
350 * | STACK | STACK | STACK | SPACE |
351 * -----------------------------------------
352 * <-------------------> <------>
353 * MAKE RW AND XN MAKE
354 * FOR STACKS RO AND XN
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100355 */
356void arm_free_init_memory(void)
357{
David Horstmann8f15ca32020-10-14 15:17:49 +0100358 int ret = 0;
359
360 if (BL_STACKS_END < BL_INIT_CODE_END) {
361 /* Reclaim some of the init section as stack if possible. */
362 if (BL_INIT_CODE_BASE < BL_STACKS_END) {
363 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
364 BL_STACKS_END - BL_INIT_CODE_BASE,
365 MT_RW_DATA);
366 }
367 /* Make the rest of the init section read-only. */
368 ret |= xlat_change_mem_attributes(BL_STACKS_END,
369 BL_INIT_CODE_END - BL_STACKS_END,
370 MT_RO_DATA);
371 } else {
372 /* The stacks cover the init section, so reclaim it all. */
373 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100374 BL_INIT_CODE_END - BL_INIT_CODE_BASE,
375 MT_RW_DATA);
David Horstmann8f15ca32020-10-14 15:17:49 +0100376 }
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100377
378 if (ret != 0) {
379 ERROR("Could not reclaim initialization code");
380 panic();
381 }
382}
383#endif
384
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100385void __init bl31_platform_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000386{
387 arm_bl31_platform_setup();
388}
389
Soby Mathew2fd66be2015-12-09 11:38:43 +0000390void bl31_plat_runtime_setup(void)
391{
392 arm_bl31_plat_runtime_setup();
393}
394
Dan Handley9df48042015-03-19 18:58:55 +0000395/*******************************************************************************
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100396 * Perform the very early platform specific architectural setup shared between
397 * ARM standard platforms. This only does basic initialization. Later
398 * architectural setup (bl31_arch_setup()) does not do anything platform
399 * specific.
Dan Handley9df48042015-03-19 18:58:55 +0000400 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100401void __init arm_bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000402{
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100403 const mmap_region_t bl_regions[] = {
404 MAP_BL31_TOTAL,
Zelalem Awekec43c5632021-07-12 23:41:05 -0500405#if ENABLE_RME
406 ARM_MAP_L0_GPT_REGION,
407#endif
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100408#if RECLAIM_INIT_CODE
409 MAP_BL_INIT_CODE,
410#endif
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600411#if SEPARATE_NOBITS_REGION
412 MAP_BL31_NOBITS,
413#endif
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100414 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100415#if USE_ROMLIB
416 ARM_MAP_ROMLIB_CODE,
417 ARM_MAP_ROMLIB_DATA,
418#endif
Dan Handley9df48042015-03-19 18:58:55 +0000419#if USE_COHERENT_MEM
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100420 ARM_MAP_BL_COHERENT_RAM,
Dan Handley9df48042015-03-19 18:58:55 +0000421#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100422 {0}
423 };
424
Roberto Vargas344ff022018-10-19 16:44:18 +0100425 setup_page_tables(bl_regions, plat_arm_get_mmap());
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100426
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100427 enable_mmu_el3(0);
Roberto Vargase3adc372018-05-23 09:27:06 +0100428
429 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000430}
431
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100432void __init bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000433{
434 arm_bl31_plat_arch_setup();
435}