blob: 19ac513db2f93772e40fb3d5b87d62db8c42b58f [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Govindraj Rajaeee28e72023-08-01 15:52:40 -05002 * Copyright (c) 2014-2019, Arm Limited and Contributors. All rights reserved.
Varun Wadekar5ee3abc2018-06-12 16:49:12 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01006 */
7
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00008#ifndef CORTEX_A57_H
9#define CORTEX_A57_H
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <lib/utils_def.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010012
Soby Mathew8e2f2872014-08-14 12:49:05 +010013/* Cortex-A57 midr for revision 0 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070014#define CORTEX_A57_MIDR U(0x410FD070)
Achin Gupta4f6ad662013-10-25 09:08:21 +010015
Varun Wadekar3ce4e882015-08-21 15:52:51 +053016/* Retention timer tick definitions */
Varun Wadekarc6a11f62017-05-25 18:04:48 -070017#define RETENTION_ENTRY_TICKS_2 U(0x1)
18#define RETENTION_ENTRY_TICKS_8 U(0x2)
19#define RETENTION_ENTRY_TICKS_32 U(0x3)
20#define RETENTION_ENTRY_TICKS_64 U(0x4)
21#define RETENTION_ENTRY_TICKS_128 U(0x5)
22#define RETENTION_ENTRY_TICKS_256 U(0x6)
23#define RETENTION_ENTRY_TICKS_512 U(0x7)
Varun Wadekar3ce4e882015-08-21 15:52:51 +053024
Soby Mathew8e2f2872014-08-14 12:49:05 +010025/*******************************************************************************
26 * CPU Extended Control register specific definitions.
27 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070028#define CORTEX_A57_ECTLR_EL1 S3_1_C15_C2_1
Soby Mathew38b4bc92014-08-14 13:36:41 +010029
Antonio Nino Diaz96f16312019-02-11 13:34:54 +000030#define CORTEX_A57_ECTLR_SMP_BIT (ULL(1) << 6)
31#define CORTEX_A57_ECTLR_DIS_TWD_ACC_PFTCH_BIT (ULL(1) << 38)
32#define CORTEX_A57_ECTLR_L2_IPFTCH_DIST_MASK (ULL(0x3) << 35)
33#define CORTEX_A57_ECTLR_L2_DPFTCH_DIST_MASK (ULL(0x3) << 32)
Achin Gupta4f6ad662013-10-25 09:08:21 +010034
Varun Wadekarc6a11f62017-05-25 18:04:48 -070035#define CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT U(0)
Antonio Nino Diaz5e79cfe2019-02-11 13:34:15 +000036#define CORTEX_A57_ECTLR_CPU_RET_CTRL_MASK (ULL(0x7) << CORTEX_A57_ECTLR_CPU_RET_CTRL_SHIFT)
Varun Wadekar3ce4e882015-08-21 15:52:51 +053037
Soby Mathew802f8652014-08-14 16:19:29 +010038/*******************************************************************************
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053039 * CPU Memory Error Syndrome register specific definitions.
40 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070041#define CORTEX_A57_MERRSR_EL1 S3_1_C15_C2_2
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053042
43/*******************************************************************************
Soby Mathew802f8652014-08-14 16:19:29 +010044 * CPU Auxiliary Control register specific definitions.
45 ******************************************************************************/
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010046#define CORTEX_A57_CPUACTLR_EL1 S3_1_C15_C2_0
Soby Mathew802f8652014-08-14 16:19:29 +010047
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010048#define CORTEX_A57_CPUACTLR_EL1_DIS_LOAD_PASS_DMB (ULL(1) << 59)
Ambroise Vincent1b0db762019-02-21 16:35:07 +000049#define CORTEX_A57_CPUACTLR_EL1_DIS_DMB_NULLIFICATION (ULL(1) << 58)
Dimitris Papastamose6625ec2018-04-05 14:38:26 +010050#define CORTEX_A57_CPUACTLR_EL1_DIS_LOAD_PASS_STORE (ULL(1) << 55)
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010051#define CORTEX_A57_CPUACTLR_EL1_GRE_NGRE_AS_NGNRE (ULL(1) << 54)
52#define CORTEX_A57_CPUACTLR_EL1_DIS_OVERREAD (ULL(1) << 52)
53#define CORTEX_A57_CPUACTLR_EL1_NO_ALLOC_WBWA (ULL(1) << 49)
54#define CORTEX_A57_CPUACTLR_EL1_DCC_AS_DCCI (ULL(1) << 44)
55#define CORTEX_A57_CPUACTLR_EL1_FORCE_FPSCR_FLUSH (ULL(1) << 38)
Eleanor Bonnici0c9bd272017-08-02 16:35:04 +010056#define CORTEX_A57_CPUACTLR_EL1_DIS_INSTR_PREFETCH (ULL(1) << 32)
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010057#define CORTEX_A57_CPUACTLR_EL1_DIS_STREAMING (ULL(3) << 27)
Varun Wadekar5ee3abc2018-06-12 16:49:12 -070058#define CORTEX_A57_CPUACTLR_EL1_EN_NC_LOAD_FWD (ULL(1) << 24)
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010059#define CORTEX_A57_CPUACTLR_EL1_DIS_L1_STREAMING (ULL(3) << 25)
60#define CORTEX_A57_CPUACTLR_EL1_DIS_INDIRECT_PREDICTOR (ULL(1) << 4)
Soby Mathew802f8652014-08-14 16:19:29 +010061
Sandrine Bailleux798140d2014-07-17 16:06:39 +010062/*******************************************************************************
63 * L2 Control register specific definitions.
64 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010065#define CORTEX_A57_L2CTLR_EL1 S3_1_C11_C0_2
Sandrine Bailleux798140d2014-07-17 16:06:39 +010066
Varun Wadekarc6a11f62017-05-25 18:04:48 -070067#define CORTEX_A57_L2CTLR_DATA_RAM_LATENCY_SHIFT U(0)
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010068#define CORTEX_A57_L2CTLR_TAG_RAM_LATENCY_SHIFT U(6)
Sandrine Bailleux798140d2014-07-17 16:06:39 +010069
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010070#define CORTEX_A57_L2_DATA_RAM_LATENCY_3_CYCLES U(0x2)
71#define CORTEX_A57_L2_TAG_RAM_LATENCY_3_CYCLES U(0x2)
Sandrine Bailleux798140d2014-07-17 16:06:39 +010072
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010073#define CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT (U(1) << 21)
Varun Wadekar69ce1012016-05-12 13:43:33 -070074
Varun Wadekar3ce4e882015-08-21 15:52:51 +053075/*******************************************************************************
76 * L2 Extended Control register specific definitions.
77 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070078#define CORTEX_A57_L2ECTLR_EL1 S3_1_C11_C0_3
Varun Wadekar3ce4e882015-08-21 15:52:51 +053079
Varun Wadekarc6a11f62017-05-25 18:04:48 -070080#define CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT U(0)
81#define CORTEX_A57_L2ECTLR_RET_CTRL_MASK (U(0x7) << CORTEX_A57_L2ECTLR_RET_CTRL_SHIFT)
Varun Wadekar3ce4e882015-08-21 15:52:51 +053082
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053083/*******************************************************************************
84 * L2 Memory Error Syndrome register specific definitions.
85 ******************************************************************************/
Varun Wadekar1384a162017-06-05 14:54:46 -070086#define CORTEX_A57_L2MERRSR_EL1 S3_1_C15_C2_3
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053087
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +000088#endif /* CORTEX_A57_H */